Cell: contdyndata16G_v1 © Simon Moore, 1997

Used By

joinpads1G

Subcells Used

2 x contblock_v1
4 x contdyndata4_v1
2 x inv16
10 x invbuf_v2
1 x selRin
1 x smallpower

Notes

A partically dynamic logic variant of the contdata16G_v1 cell. It has a 16-bit, 2 stage self-timed pipeline which can be wrapped into a ring (via buses at bottom of the data path slices). The data path is split into 4-bit slices (contdyndata4_v1). Control is near the top (two of contblock_v1 plus other cells). Chip wide input and output buses run vertically in metal 2. Power is via 2 fat metal 1 lines which are tapped off in metal 2 for the control and data path circuits. Wiring between the control and data blocks was performed automatically in an inefficient manner.

Key

metal 2
metal 1
polysilicon
via or contact
N+
P+
N well