HOME       UP       PREV       FURTHER NOTES       NEXT (Detailed Power Model.)  

Detailed Delay Model.


Logic net with tracking and input load capacitances illustrated.
Both the power consumption and effective delay of a gate driving a net depend mainly on the length of the net driven. Capacitive loading of a gate:

Total gate delay is then:

   device delay = (intrinsic delay) + (output load x derating factor).

The track-dependent output loading is a library constant times the track area.

The load-dependent part is the sum of the input loads of all of the devices being fed.

For short, non-clock nets (less than 0.1 wavelength), include propagation delay in the gate derating and assume the signal arrives at all points simultaneously.

Only know track length post layout. Pre-layout and pre-synthesis we can predict net lengths from Rent's Rule and RTL-level heuristics.


4: (C) 2008-15, DJ Greaves, University of Cambridge, Computer Laboratory.