Revision | Revision History | Date
---|---|---
1.0 | Initial release. | 7/22/2002
1.0a | Incorporated WG Errata C1-C7 and E1. | 4/15/2003
1.1 | Incorporated approved Errata and ECNs. | 03/28/2005
2.0 | Added support for 5 GT/s data rate. | 4/11/2007

PCI-SIG® disclaims all warranties and liability for the use of this document and the information contained herein and assumes no responsibility for any errors that may appear in this document, nor does PCI-SIG make a commitment to update the information contained herein.

Contact the PCI-SIG office to obtain the latest revision of the specification.

Questions regarding this specification or membership in PCI-SIG may be forwarded to:

**Membership Services**
www.pcisig.com
E-mail: administration@pcisig.com
Phone: 503-619-0569
Fax: 503-644-6708

**Technical Support**
techsupp@pcisig.com

**DISCLAIMER**

This PCI Express Card Electromechanical Specification is provided “as is” with no warranties whatsoever, including any warranty of merchantability, noninfringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification, or sample. PCI-SIG disclaims all liability for infringement of proprietary rights, relating to use of information in this specification. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

PCI, PCI Express, PCIe, and PCI-SIG are trademarks or registered trademarks of PCI-SIG.

All other product names are trademarks, registered trademarks, or service marks of their respective owners.

Copyright © 2002-2007 PCI-SIG
## Contents

1. **INTRODUCTION** ........................................................................................................................................... 9  
   1.1. TERMS AND DEFINITIONS ....................................................................................................................... 9  
   1.2. REFERENCE DOCUMENTS ...................................................................................................................... 10  
   1.3. SPECIFICATION CONTENTS ................................................................................................................... 11  
   1.4. OBJECTIVES ............................................................................................................................................. 11  
   1.5. ELECTRICAL OVERVIEW ..................................................................................................................... 12  
   1.6. MECHANICAL OVERVIEW ................................................................................................................... 13  

2. **AUXILIARY SIGNALS** .......................................................................................................................................... 15  
   2.1. REFERENCE CLOCK ............................................................................................................................... 16  
      2.1.1. Low Voltage Swing, Differential Clocks ............................................................................................ 16  
      2.1.2. Spread Spectrum Clocking (SSC) ...................................................................................................... 17  
      2.1.3. REFCLK AC Specifications ............................................................................................................... 18  
      2.1.4. REFCLK Phase Jitter Specification For 2.5 GT/s Signaling Support ................................................ 21  
      2.1.5. REFCLK Phase Jitter Specification For 5 GT/s Signaling Support ................................................... 22  
   2.2. PERST# SIGNAL ...................................................................................................................................... 22  
      2.2.1. Initial Power-Up (G3 to S0) ............................................................................................................... 22  
      2.2.2. Power Management States (S0 to S3/S4 to S0) ............................................................................. 23  
      2.2.3. Power Down ...................................................................................................................................... 24  
   2.3. WAKE# SIGNAL ..................................................................................................................................... 26  
   2.4. SMBUS (OPTIONAL) ............................................................................................................................... 29  
      2.4.1. Capacitive Load of High-power SMBus Lines .................................................................................... 29  
      2.4.2. Minimum Current Sinking Requirements for SMBus Devices ...................................................... 30  
      2.4.3. SMBus “Back Powering” Considerations ....................................................................................... 30  
      2.4.4. Power-on Reset ............................................................................................................................... 30  
   2.5. JTAG PINS (OPTIONAL) .......................................................................................................................... 31  
   2.6. AUXILIARY SIGNAL PARAMETRIC SPECIFICATIONS ...................................................................... 32  
      2.6.1. DC Specifications ............................................................................................................................ 32  
      2.6.2. AC Specifications ............................................................................................................................ 33  

3. **HOT INSERTION AND REMOVAL** .................................................................................................................... 35  
   3.1. SCOPE ..................................................................................................................................................... 35  
   3.2. PRESENCE DETECT ............................................................................................................................... 35  

4. **ELECTRICAL REQUIREMENTS** ........................................................................................................................ 37  
   4.1. POWER SUPPLY REQUIREMENTS ........................................................................................................ 37  
   4.2. POWER CONSUMPTION ........................................................................................................................ 38  
   4.3. POWER SUPPLY SEQUENCING .......................................................................................................... 39  
   4.4. POWER SUPPLY DECOUPLING ......................................................................................................... 40  
   4.5. ELECTRICAL TOPOLOGIES AND LINK DEFINITIONS ....................................................................... 40  
      4.5.1. Topologies ....................................................................................................................................... 40  
      4.5.2. Link Definition ............................................................................................................................... 42  
   4.6. ELECTRICAL BUDGETS ........................................................................................................................ 43  
      4.6.1. AC Coupling Capacitors ................................................................................................................ 44  
      4.6.2. Insertion Loss Values (Voltage Transfer Function) ........................................................................ 44  
      4.6.3. Jitter Values .................................................................................................................................... 44  
      4.6.4. Crosstalk ....................................................................................................................................... 46
4.6.5. Lane-to-Lane Skew ............................................................... 47
4.6.6. Equalization ................................................................. 47
4.6.7. Skew within the Differential Pair ............................... 47
4.6.8. Differential Data Trace Impedance ................................. 48
4.6.9. Differential Data Trace Propagation Delay .................... 48

4.7. EYE DIAGRAMS AT THE ADD-IN CARD INTERFACE .......... 49
4.7.1. Add-in Card Transmitter Path Compliance Eye Diagram at 2.5 GT/s 49
4.7.2. Add-in Card Transmitter Path Compliance Eye Diagrams at 5 GT/s 50
4.7.3. Add-in Card Minimum Receiver Path Sensitivity Requirements at 2.5 GT/s 52
4.7.4. Add-in Card Minimum Receiver Path Sensitivity Requirements at 5 GT/s 53
4.7.5. System Board Transmitter Path Compliance Eye Diagram at 2.5 GT/s 55
4.7.6. System Board Transmitter Path Compliance Eye Diagram at 5 GT/s 56
4.7.7. System Board Minimum Receiver Path Sensitivity Requirements at 2.5 GT/s 59
4.7.8. System Board Minimum Receiver Path Sensitivity Requirements at 5 GT/s 60

5. CONNECTOR SPECIFICATION ............................................................... 63
5.1. CONNECTOR PINOUT ......................................................... 63
5.2. CONNECTOR INTERFACE DEFINITIONS ............................. 68
5.3. SIGNAL INTEGRITY REQUIREMENTS AND TEST PROCEDURES 72
5.3.1. Signal Integrity Requirements ............................................ 72
5.3.2. Signal Integrity Requirements and Test Procedures for 2.5 GT/s Support 72
5.3.3. Signal Integrity Requirements and Test Procedures for 5 GT/s Support 75
5.3.3.1 Test Fixture Requirements ............................................. 77
5.4. CONNECTOR ENVIRONMENTAL AND OTHER REQUIREMENTS 77
5.4.1. Environmental Requirements .......................................... 77
5.4.2. Mechanical Requirements .............................................. 79
5.4.3. Current Rating Requirement ........................................... 80
5.4.4. Additional Considerations .............................................. 80

6. ADD-IN CARD FORM FACTORS AND IMPLEMENTATION .... 83
6.1. ADD-IN CARD FORM FACTORS ........................................... 83
6.2. CONNECTOR AND ADD-IN CARD LOCATIONS .................. 94
6.3. CARD INTEROPERABILITY ..................................................... 99

A. INSERTION LOSS VALUES (VOLTAGE TRANSFER FUNCTION) (INFORMATIONAL ONLY) ............................................................. 101

ACKNOWLEDGEMENTS .................................................................. 105
Figures

FIGURE 1-1: VERTICAL EDGE-CARD CONNECTOR ................................................................. 13
FIGURE 1-2: EXAMPLE SERVER I/O BOARD WITH PCI EXPRESS SLOTS ON A RISER .... 13
FIGURE 2-1: DIFFERENTIAL REFCLK WAVEFORM ............................................................... 16
FIGURE 2-2: EXAMPLE CURRENT MODE REFERENCE CLOCK SOURCE TERMINATION 17
FIGURE 2-3: SINGLE-ENDED MEASUREMENT POINTS FOR ABSOLUTE CROSS POINT AND SWING ................................................................. 19
FIGURE 2-4: SINGLE-ENDED MEASUREMENT POINTS FOR DELTA CROSS POINT ......... 19
FIGURE 2-5: SINGLE-ENDED MEASUREMENT POINTS FOR RISE AND FALL TIME MATCHING............................................................................................................................. 20
FIGURE 2-6: DIFFERENTIAL MEASUREMENT POINTS FOR DUTY CYCLE AND PERIOD 20
FIGURE 2-7: DIFFERENTIAL MEASUREMENT POINTS FOR RISE AND FALL TIME ...... 20
FIGURE 2-8: DIFFERENTIAL MEASUREMENT POINTS FOR RINGBACK .............................................. 20
FIGURE 2-9: REFERENCE CLOCK SYSTEM MEASUREMENT POINT AND LOADING ..... 21
FIGURE 2-10: POWER UP ................................................................................................................ 23
FIGURE 2-11: POWER MANAGEMENT STATES ........................................................................... 24
FIGURE 2-12: OUT-OF-TOLERANCE THRESHOLD WINDOWS ............................................... 25
FIGURE 2-13: POWER DOWN ....................................................................................................... 25
FIGURE 2-14: WAKE# RISE AND FALL TIME MEASUREMENT POINTS............................... 33
FIGURE 3-1: PRESENCE DETECT IN A HOT-PLUG ENVIRONMENT ....................................... 36
FIGURE 4-1: PCI EXPRESS ON THE SYSTEM BOARD ............................................................... 41
FIGURE 4-2: PCI EXPRESS CONNECTOR ON SYSTEM BOARD WITH AN ADD-IN CARD .41
FIGURE 4-3: PCI EXPRESS CONNECTOR ON A RISER CARD WITH AN ADD-IN CARD .... 42
FIGURE 4-4: LINK DEFINITION FOR TWO COMPONENTS ...................................................... 43
FIGURE 4-5: JITTER BUDGET ........................................................................................................ 44
FIGURE 4-6: ADD-IN CARD TRANSMITTER PATH COMPLIANCE EYE DIAGRAM .............. 50
FIGURE 4-7: ADD-IN CARD TRANSMITTER PATH COMPLIANCE EYE DIAGRAM .............. 52
FIGURE 4-8: REPRESENTATIVE COMPOSITE EYE DIAGRAM FOR ADD-IN CARD RECEIVER PATH COMPLIANCE ........................................................................................................................ 53
FIGURE 4-9: REPRESENTATIVE COMPOSITE EYE DIAGRAM FOR ADD-IN CARD RECEIVER PATH COMPLIANCE ........................................................................................................................ 54
FIGURE 4-10: SYSTEM BOARD TRANSMITTER PATH COMPOSITE COMPLIANCE EYE Diagram ................................................................................................................................. 55
FIGURE 4-11: TWO PORT MEASUREMENT FUNCTIONAL BLOCK DIAGRAM .................. 56
FIGURE 4-12: SYSTEM BOARD TRANSMITTER PATH COMPOSITE COMPLIANCE EYE Diagram ................................................................................................................................. 58
FIGURE 4-13: REPRESENTATIVE COMPOSITE EYE DIAGRAM FOR SYSTEM BOARD RECEIVER PATH COMPLIANCE ........................................................................................................................ 61
FIGURE 5-1: CONNECTOR FORM FACTOR ................................................................................. 68
FIGURE 5-2: RECOMMENDED FOOTPRINT .............................................................................. 69
FIGURE 5-3: ADD-IN CARD EDGE-FINGER DIMENSIONS ...................................................... 70
FIGURE 5-4: ILLUSTRATION OF ADJACENT PAIRS .................................................................. 75
FIGURE 5-5: CONTACT RESISTANCE MEASUREMENT POINTS ......................................... 78
FIGURE 6-1: STANDARD HEIGHT PCI EXPRESS ADD-IN CARD WITHOUT THE I/O BRACKET ................................................................................................................................. 84
FIGURE 6-2: STANDARD HEIGHT PCI EXPRESS ADD-IN CARD WITH THE I/O BRACKET AND CARD RETAINER ............................................................................................................ 85
FIGURE 6-3: ADDITIONAL FEATURE AND KEEPOUTS ON THE X16 GRAPHICS CARD ... 86
FIGURE 6-4: STANDARD ADD-IN CARD I/O BRACKET ............................................................. 87
Tables

TABLE 2-1: REFCLK DC SPECIFICATIONS AND AC TIMING REQUIREMENTS .............. 18
TABLE 2-2: MAXIMUM ALLOWED PHASE JITTER WHEN APPLIED TO FIXED FILTER
CHARACTERISTIC........................................................................................................ 22
TABLE 2-3: AUXILIARY SIGNAL DC SPECIFICATIONS - PERST#, WAKE#, AND SMBUS 32
TABLE 2-4: POWER SEQUENCING AND RESET SIGNAL TIMINGS ............................ 33
TABLE 4-1: POWER SUPPLY RAIL REQUIREMENTS .................................................. 37
TABLE 4-2: ADD-IN CARD POWER DISSIPATION ...................................................... 38
TABLE 4-3: TOTAL SYSTEM JITTER BUDGET FOR 2.5 GT/S SIGNALING .................. 45
TABLE 4-4: ALLOCATION OF INTERCONNECT JITTER BUDGET FOR 2.5 GT/S
SIGNALING .................................................................................................................. 45
TABLE 4-5: TOTAL SYSTEM JITTER BUDGET FOR 5 GT/S SIGNALING ...................... 46
TABLE 4-6: ALLOWABLE INTERCONNECT LANE-TO-LANE SKEW ............................. 47
TABLE 4-7: ADD-IN CARD TRANSMITTER PATH COMPLIANCE EYE REQUIREMENTS AT
2.5 GT/S ....................................................................................................................... 49
TABLE 4-8: ADD-IN CARD TRANSMITTER PATH COMPLIANCE EYE REQUIREMENTS AT
5 GT/S AND 3.5 DB DE-EMPHASIS ........................................................................... 50
TABLE 4-9: ADD-IN CARD JITTER REQUIREMENTS FOR 5 GT/S SIGNALING AT 3.5 DB
DE-EMPHASIS............................................................................................................. 51
TABLE 4-10: ADD-IN CARD TRANSMITTER PATH COMPLIANCE EYE REQUIREMENTS
AT 5 GT/S AT 6.0 DB DE-EMPHASIS ........................................................................ 51
TABLE 4-11: ADD-IN CARD JITTER REQUIREMENTS FOR 5 GT/S SIGNALING AT 6.0 DB
DE-EMPHASIS ............................................................................................................. 52
TABLE 4-12: ADD-IN CARD MINIMUM RECEIVER PATH SENSITIVITY REQUIREMENTS
AT 2.5 GT/S ................................................................................................................... 52
TABLE 4-13: ADD-IN CARD MINIMUM RECEIVER PATH SENSITIVITY REQUIREMENTS
AT 5 GT/S ....................................................................................................................... 53
TABLE 4-14: SYSTEM BOARD TRANSMITTER PATH COMPLIANCE EYE REQUIREMENTS
AT 2.5 GT/S ................................................................................................................... 55
TABLE 4-15: SYSTEM BOARD TRANSMITTER PATH COMPLIANCE EYE REQUIREMENTS
AT 5 GT/S ....................................................................................................................... 58
TABLE 4-16: SYSTEM BOARD JITTER REQUIREMENTS FOR 5 GT/S SIGNALING ......... 59
TABLE 4-17: SYSTEM BOARD MINIMUM RECEIVER PATH SENSITIVITY REQUIREMENTS AT 2.5 GT/S ....................................................................................... 59
TABLE 4-18: SYSTEM BOARD MINIMUM RECEIVER PATH SENSITIVITY REQUIREMENTS AT 5 GT/S FOR A LINK THAT OPERATES WITH 3.5 DB DE-EMPHASIS .......................................................................................... 60
TABLE 4-19: SYSTEM BOARD MINIMUM RECEIVER PATH SENSITIVITY REQUIREMENTS AT 5 GT/S FOR A LINK THAT OPERATES WITH 6.0 DB DE-EMPHASIS .......................................................................................... 60
TABLE 5-1: PCI EXPRESS CONNECTORS PINOUT .................................................. 63
TABLE 5-2: SIGNAL INTEGRITY REQUIREMENTS AND TEST PROCEDURES FOR 2.5 GT/S
SUPPORT ..................................................................................................................... 73
TABLE 5-3: SIGNAL INTEGRITY REQUIREMENTS AND TEST PROCEDURES FOR 5 GT/S
SUPPORT ..................................................................................................................... 76
TABLE 5-4: TEST DURATIONS .................................................................................... 78
TABLE 5-5: MECHANICAL TEST PROCEDURES AND REQUIREMENTS ....................... 79
TABLE 5-6: END OF LIFE CURRENT RATING TEST SEQUENCE ................................. 80
<table>
<thead>
<tr>
<th>Table Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>TABLE 5-7: ADDITIONAL REQUIREMENTS</td>
<td>80</td>
</tr>
<tr>
<td>TABLE 6-1: ADD-IN CARD SIZES</td>
<td>83</td>
</tr>
<tr>
<td>TABLE 6-2: CARD INTEROPERABILITY</td>
<td>99</td>
</tr>
<tr>
<td>TABLE A-1: ALLOCATION OF INTERCONNECT PATH INSERTION LOSS BUDGET FOR 2.5</td>
<td></td>
</tr>
<tr>
<td>GT/S SIGNALING</td>
<td>102</td>
</tr>
</tbody>
</table>
1. Introduction

This specification is a companion for the PCI Express Base Specification, Revision 2.0. Its primary focus is the implementation of an evolutionary strategy with the current PCI™ desktop/server mechanical and electrical specifications. The discussions are confined to ATX or ATX-based form factors. Other form factors, such as PCI Express® Mini Card are covered in other separate specifications.

1.1. Terms and Definitions

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>add-in card</td>
<td>A card that is plugged into a connector and mounted in a chassis slot.</td>
</tr>
<tr>
<td>ATX</td>
<td>A system board form factor. Refer to the ATX Specification, Revision. 2.2.</td>
</tr>
<tr>
<td>ATX-based form factor</td>
<td>Refers to the form factor that does not exactly conform to the ATX specification, but uses the key features of the ATX, such as the slot spacing, I/O panel definition, etc.</td>
</tr>
<tr>
<td>Auxiliary signals</td>
<td>Signals not required by the PCI Express architecture but necessary for certain desired functions or system implementation, for example, the SMBus signals.</td>
</tr>
<tr>
<td>Basic bandwidth x1, x2, x4, x8, x12, x16</td>
<td>x1 refers to one PCI Express Lane of basic bandwidth; x4 refers to a collection of four PCI Express Lanes; etc.</td>
</tr>
<tr>
<td>Card Interoperability</td>
<td>Ability to plug a PCI Express card into different Link connectors and the system works, for example, plugging a PCI Express x1 I/O card into a x16 graphics slot.</td>
</tr>
<tr>
<td>Down-plugging</td>
<td>Plugging a larger Link card into a smaller Link connector; for example, plugging a x4 card into a x1 connector.</td>
</tr>
<tr>
<td>Evolutionary strategy</td>
<td>A strategy to develop the PCI Express connector and card form factors within today’s chassis and system board form factor infrastructure constraints.</td>
</tr>
<tr>
<td>High bandwidth</td>
<td>Supports larger number of PCI Express Lanes, such as a x16 card or connector.</td>
</tr>
<tr>
<td>Hot-Plug</td>
<td>Insertion and/or removal of a card into an active backplane or system board as defined in PCI Standard Hot-Plug Controller and Subsystem Specification, Revision. 1.0. No special card support is required.</td>
</tr>
<tr>
<td>Hot swap</td>
<td>Insertion and/or removal of a card into a passive backplane. The card must satisfy specific requirements to support Hot swap.</td>
</tr>
<tr>
<td>Link</td>
<td>A collection of one or more PCI Express Lanes.</td>
</tr>
</tbody>
</table>
Low profile card  An add-in card whose height is no more than 68.90 mm (2.731 inches)

microATX  An ATX-based system board form factor. Refer to the microATX Motherboard Interface Specification, Revision 1.2.

PCI Express Mini Card  PCI Express for mobile form factor, similar to Mini PCI

PCI Express Lane  One PCI Express Lane contains two differential lines for Transmitter and two differential lines for Receiver. A by-N Link is composed of N Lanes.

Receiver path  The path from the connector to the receiver for a differential data pair (system) or the edge finger to the receiver (add-in card).

sideband signaling  A method for signaling events and conditions using physical signals separate from signals forming the Link between two components.

Standard height card  An add-in card whose height is no more than 111.15 mm (4.376 inches)

Transmitter path  The path from the transmitter to the connector for a differential data pair (system) or the transmitter to the edge finger (add-in card).

Up-plugging  Plugging a smaller Link card into a larger Link connector; for example, plugging a x1 card into a x4 connector.

wakeup  A mechanism used by a component to request the reapplication of main power when in the L2 Link state. Two such mechanisms are defined in the PCI Express Base Specification, Revision 2.0: Beacon and WAKE#. This specification requires the use of WAKE# on any add-in card or system board that supports wakeup functionality.

1.2. Reference Documents

This specification references the following documents:

- PCI Express Base Specification, Revision 2.0
- PCI Local Bus Specification, Revision 3.0
- PCI Express Jitter Modeling
- PCI Express Jitter and BER
- ATX Specification, Revision 2.2
- microATX Motherboard Interface Specification, Revision 1.2
- SMBus Specification, Revision 2.0
- JTAG Specification (IEEE1149.1)
- PCI Standard Hot-Plug Controller and Subsystem Specification, Revision 1.0
- Compact PCI Hot Swap Specification
- ELA-364-1000.01: Environmental Test Methodology for Assessing the Performance of Electrical Connectors and Sockets Used in Business Office Applications
- ELA-364: Electrical Connector/Socket Test Procedures Including Environmental Classifications
1.3. **Specification Contents**

This specification contains the following information:

- Auxiliary signals
- Add-in card hot insertion and removal
- Power delivery
- Add-in card electrical budget
- Connector specification
- Card form factors and implementation

1.4. **Objectives**

The objectives of this specification are:

- Support 5 GT/s data rate (per direction)
- Support 2.5 GT/s data rate (per direction)
- Enable Hot-Plug and hot swap where they are needed
- Leverage desktop and server commonality
- Facilitate smooth transitions
- Allow co-existence of both PCI and PCI Express add-in cards
- No chassis or other PC infrastructure changes
- Forward looking for future scalability
- Extensible for future bandwidth needs
- Allows future evolution of PC architecture
- Maximize card interoperability for user flexibility
- Low cost
1.5. Electrical Overview

The electrical part of this specification covers auxiliary signals, hot insertion and removal, power delivery, and add-in card interconnect electrical budgets for the evolutionary strategy. The PCI Express Transmitter and Receiver electrical requirements are specified in the PCI Express Base Specification, Revision 2.0.

Besides the signals that are required to transmit/receive data on the PCI Express interface, there are also signals that may be necessary to implement the PCI Express interface in a system environment, or to provide certain desired functions. These signals are referred to as the auxiliary signals. They include:

- Reference clock (REFCLK), must be supplied by the system (see Section 2.1.1)
- Add-in card presence detect pins (PRSNT1# and PRSNT2#), required
- PERST#, required
- JTAG, optional
- SMBus, optional
- Wake (WAKE#), required only if the device/system supports wakeup
- +3.3Vaux, optional

REFCLK, JTAG, SMBus, PERST#, and WAKE# are described in Chapter 2; +3.3Vaux is described in Chapter 4; and PRSNT1# and PRSNT2# are described in Chapter 3.

Both Hot-Plug and hot swap of PCI Express add-in cards are supported, but their implementation is optional. Hot-Plug is supported with the evolutionary add-in card form factor. Hot swap is supported with other form factors and will be described in other specifications.

To support Hot-Plug, presence detect pins (PRSNT1# and PRSNT2#) are defined in each end of the connectors and add-in cards. Those presence detect pins are staggered on the add-in cards such that they are last-mate and first-break, detecting the presence of the add-in cards. Chapter 3 discusses the detailed implementation of PCI Express Hot-Plug.

Chapter 4 specifies the PCI Express add-in card electrical requirements, which include power delivery and interconnect electrical budgets. Power is delivered to the PCI Express add-in cards via add-in card connectors, using three voltage rails: +3.3V, +3.3Vaux, and +12V. Note that the +3.3Vaux voltage rail is not required for all platforms (refer to Section 4.1 for more information on the required usage of 3.3Vaux). The maximum add-in card power definitions are based on the card size and Link widths, and are described in Section 4.2. Chapter 4 describes the interconnect electrical budgets, focusing on the add-in card loss and jitter requirements.
1.6. Mechanical Overview

PCI Express can be used in many different applications in desktop, mobile, server, as well as networking and communication equipment. Consequently, multiple variations of form factors and connectors will exist to suit the unique needs of these different applications.

Figure 1-1 shows an example of the vertical edge-card PCI Express connector to be used in ATX or ATX-based systems. There will be a family of such connectors, containing one to 16 PCI Express Lanes. The basic bandwidth (BW) version supports one PCI Express Lane and could be used as the replacement for the PCI connector. The high bandwidth version will support 16 PCI Express Lanes and will be used for applications that require higher bandwidth, such as graphics.

![Figure 1-1: Vertical Edge-Card Connector](image)

Vertical edge card connectors also have applications in the server market segment. Figure 1-2 shows an example of a server configuration using a PCI Express riser card.

![Figure 1-2: Example Server I/O Board with PCI Express Slots on a Riser](image)
Mobile applications require a right angle edge card connector. The definition of such a connector will be covered in a separate document.

For certain server and network applications there may also be a need for a Compact PCI-like PCI Express connector, or other backplane-type PCI Express connectors.

PCI Express cable connectors may also be needed for within-system applications, both internally (inside the chassis) and externally (outside the chassis).

While the reality of multiple variations of PCI Express connectors and form factors is recognized, no attempt will be made to define every possible PCI Express connector and form factor variation in this specification. They will be defined later as the need arises in other specifications. This specification, instead, focuses on the vertical edge card PCI Express connectors and form factor requirements by covering the following:

- Connector mating interfaces and footprints
- Electrical, mechanical, and reliability requirements of the connectors, including the connector testing procedures
- Add-in card form factors
- Connector and add-in card locations, as well as keep-outs on a typical desktop system board (ATX/microATX form factor)

Connector definitions and requirements are addressed in Chapter 5 and add-in card form factors and implementation are discussed in Chapter 6.
2. Auxiliary Signals

The auxiliary signals are provided on the connector to assist with certain system level functionality or implementation. These signals are not required by the PCI Express architecture. The high-speed signal voltage levels are compatible with advanced silicon processes. The optional low speed signals are defined to use the +3.3V or +3.3Vaux supplies, as they are the lowest common voltage available. Most ASIC processes have high voltage (thick gate oxide) I/O transistors compatible with 3.3 V. Use of the 3.3 V supply allows PCI Express signaling to be used with existing control bus structures, avoiding a buffered set of signals and bridges between the buses.

The PCI Express connector and add-in card interfaces support the following auxiliary signals:

- **REFCLK-/REFCLK+ (required):** low voltage differential signals.

  Note: Requirements for REFCLK for a system board that support 5 GT/s signaling are defined in *PCI Express Base Specification, Revision 2.0*. A system board that supports 5 GT/s signaling must provide a reference clock that meets all requirements for the common clock architecture defined for the reference clock in the *PCI Express Base Specification, Revision 2.0* and all the requirements defined in this specification. A system board that only support 2.5 GT/s signaling must meet all reference clock requirements in this specification.

- **PERST# (required):** indicates when the applied main power is within the specified tolerance and stable. PERST# goes inactive after a delay of TPVPERL time from the power rails achieving specified tolerance on power up.

- **WAKE#:** an open-drain, active low signal that is driven low by a PCI Express function to reactivate the PCI Express Link hierarchy’s main power rails and reference clocks. It is required on any add-in card or system board that supports wakeup functionality compliant with this specification.

- **SMBCLK (optional):** the SMBus interface clock signal. It is an open-drain signal.

- **SMBDAT (optional):** the SMBus interface address/data signal. It is an open-drain signal.

- **JTAG (TRST#, TCLK, TDI, TDO, and TMS) (optional):** the pins to support *IEEE Standard 1149.1, Test Access Port and Boundary Scan Architecture (JTAG)*. They are included as an optional interface for PCI Express devices. *IEEE Standard 1149.1* specifies the rules and permissions for designing an 1149.1-compliant IC.

- **PRSNT1# (required):** add-in card presence detect pin. See Chapter 3 for a detailed description.

- **PRSNT2# (required):** add-in card presence detect pin. See Chapter 3 for a detailed description.

---

1 The RMS jitter requirements are excluded. They are covered under the two port motherboard test methodology and requirements defined in this specification.
Note that the SMBus interface pins are collectively optional for both the add-in card and the system board. If the optional management features are implemented, SMBCLK and SMBDAT are both required. Similarly, the JTAG pins are collectively optional. If this test mode is implemented, all the JTAG pins are required. Refer to the *PCI Local Bus Specification, Revision 3.0*, Section 4.3.3 for additional system requirements related to these signals.

## 2.1. Reference Clock

### 2.1.1. Low Voltage Swing, Differential Clocks

To reduce jitter and allow for future silicon fabrication process changes, low voltage swing, differential clocks are being used, as illustrated in Figure 2-1. The nominal single-ended swing for each clock is 0 to 0.7 V and a nominal frequency of 100 MHz ±300 PPM. The clock has a defined crossover voltage range and monotonic edges through the input threshold regions as specified in Chapter 4.

![Differential REFCLK Waveform](OM14741)

The reference clock pair is routed point-to-point to each connector from the system board according to best-known clock routing rules. The reference clock distribution to all devices must be matched to within 15 inches on the system board. The transport delay delta between the data and clock at the Receiver is assumed to be less than 10 ns. The combination of the maximum reference clock mismatch and the maximum channel length will contribute approximately 7-8 ns and the remaining time is allocated to the difference in the insertion delays of the Tx and Rx devices. The routing of each signal in any given clock pair between the clock source and the connector must be well matched in length (< 0.005 inch) and appropriately spaced away from other non-clock signals to avoid excessive crosstalk.

The add-in card is not required to use the reference clock on the connector. However, the add-in card is required to maintain the 600-ppm data rate matching specified in Section 4.3.7.1 of the *PCI Express Base Specification, Revision 2.0*.

Any terminations required by the clock are to be on the system board. An example termination topology for a current-mode clock generator is shown in Figure 2-2. EMI emissions will be reduced if clocks to open sockets are shut down at the clock source. The method for detecting the presence of a card in a slot and controlling the clock gating is platform specific and is not covered in this specification.
Termination on the add-in card is allowed, but is not covered by the specifications in Section 2.1.3. While the same measurement techniques can be used as specified in that section, Receiver termination will reduce the nominal swing and rise and fall times by half. The low input swing and low slew rates need to be validated against the clock Receiver requirements as they can cause excessive jitter in some clock input buffer designs.

The reference clock timings are based on nominal 100 Ω, differential pair routing with approximately .127-mm (5-mil) trace widths. This timing budget allows for a maximum add-in card trace length of 4.0 inches. No specific trace geometry, however, is explicitly defined in this specification.

2.1.2. Spread Spectrum Clocking (SSC)

The reference clocks may support spread spectrum clocking. Any given system design may or may not use this feature due to platform-level timing issues. The minimum clock period cannot be violated. The required method is to adjust the spread technique to not allow for modulation above the nominal frequency. This technique is often called “down-spreading.” The requirements for spread spectrum modulation rate and magnitude are given in the *PCI Express Base Specification, Revision 2.0*. 

Figure 2-2: Example Current Mode Reference Clock Source Termination
2.1.3. **REFCLK AC Specifications**

All specifications in Table 2-1 are to be measured using a test configuration as described in Note 11 with a circuit as shown in Figure 2-9.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>100 MHz Input</th>
<th>Unit</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rising Edge Rate</td>
<td>Rising Edge Rate</td>
<td>0.6</td>
<td>4.0 V/ns</td>
<td>2, 3</td>
</tr>
<tr>
<td>Falling Edge Rate</td>
<td>Falling Edge Rate</td>
<td>0.6</td>
<td>4.0 V/ns</td>
<td>2, 3</td>
</tr>
<tr>
<td>V&lt;sub&gt;IH&lt;/sub&gt;</td>
<td>Differential Input High Voltage</td>
<td>+150</td>
<td>mV</td>
<td>2</td>
</tr>
<tr>
<td>V&lt;sub&gt;IL&lt;/sub&gt;</td>
<td>Differential Input Low Voltage</td>
<td>-150</td>
<td>mV</td>
<td>2</td>
</tr>
<tr>
<td>V&lt;sub&gt;CROSS&lt;/sub&gt;</td>
<td>Absolute crossing point voltage</td>
<td>+250</td>
<td>+550 mV</td>
<td>1, 4, 5</td>
</tr>
<tr>
<td>V&lt;sub&gt;CROSS DELTA&lt;/sub&gt;</td>
<td>Variation of V&lt;sub&gt;CROSS&lt;/sub&gt; over all rising</td>
<td>+140</td>
<td>mV</td>
<td>1, 4, 9</td>
</tr>
<tr>
<td>V&lt;sub&gt;RB&lt;/sub&gt;</td>
<td>Ring-back Voltage Margin</td>
<td>-100</td>
<td>+100 mV</td>
<td>2, 12</td>
</tr>
<tr>
<td>T&lt;sub&gt;STABLE&lt;/sub&gt;</td>
<td>Time before V&lt;sub&gt;RB&lt;/sub&gt; is allowed</td>
<td>500</td>
<td>ps</td>
<td>2, 12</td>
</tr>
<tr>
<td>T&lt;sub&gt;PERIOD AVG&lt;/sub&gt;</td>
<td>Average Clock Period Accuracy</td>
<td>-300</td>
<td>+2800 ppm</td>
<td>2, 10, 13</td>
</tr>
<tr>
<td>T&lt;sub&gt;PERIOD ABS&lt;/sub&gt;</td>
<td>Absolute Period (including Jitter and Spread Spectrum modulation)</td>
<td>9.847</td>
<td>10.203 ns</td>
<td>2, 6</td>
</tr>
<tr>
<td>T&lt;sub&gt;CCJITTER&lt;/sub&gt;</td>
<td>Cycle to Cycle jitter</td>
<td>150</td>
<td>ps</td>
<td>2</td>
</tr>
<tr>
<td>V&lt;sub&gt;MAX&lt;/sub&gt;</td>
<td>Absolute Max input voltage</td>
<td>+1.15</td>
<td>V</td>
<td>1, 7</td>
</tr>
<tr>
<td>V&lt;sub&gt;MIN&lt;/sub&gt;</td>
<td>Absolute Min input voltage</td>
<td>-0.3</td>
<td>V</td>
<td>1, 8</td>
</tr>
<tr>
<td>Duty Cycle</td>
<td>Duty Cycle</td>
<td>40</td>
<td>60 %</td>
<td>2</td>
</tr>
<tr>
<td>Rise-Fall Matching</td>
<td>Rising edge rate (REFCLK+) to falling edge rate (REFCLK-) matching</td>
<td>20</td>
<td>%</td>
<td>1, 14</td>
</tr>
<tr>
<td>Z&lt;sub&gt;DC&lt;/sub&gt;</td>
<td>Clock source DC impedance</td>
<td>40</td>
<td>60 Ω</td>
<td>1, 11</td>
</tr>
</tbody>
</table>

**Notes:**

1. Measurement taken from single ended waveform.
3. Measured from -150 mV to +150 mV on the differential waveform (derived from REFCLK+ minus REFCLK-). The signal must be monotonic through the measurement region for rise and fall time. The 300 mV measurement window is centered on the differential zero crossing. See Figure 2-7.
4. Measured at crossing point where the instantaneous voltage value of the rising edge of REFCLK+ equals the falling edge of REFCLK-. See Figure 2-3.
5. Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement. See Figure 2-3.
6. Defines as the absolute minimum or maximum instantaneous period. This includes cycle to cycle jitter, relative PPM tolerance, and spread spectrum modulation. See Figure 2-6.
7. Defined as the maximum instantaneous voltage including overshoot. See Figure 2-3.
8. Defined as the minimum instantaneous voltage including undershoot. See Figure 2-3.
9. Defined as the total variation of all crossing voltages of Rising REFCLK+ and Falling REFCLK- this is the maximum allowed variance in V\text{CROSS} for any particular system. See Figure 2-4.
10. Refer to Section 4.3.7.1 of the PCI Express Base Specification, Revision 2.0 for information regarding PPM considerations.
11. System board compliance measurements must use the test load card described in Figure 2-9. 
   REFCLK+ and REFCLK- are to be measured at the load capacitors CL. Single ended probes must be used for measurements requiring single ended measurements. Either single ended probes with math or differential probe can be used for differential measurements. Test load CL = 2 pF.
12. T\text{STABLE} is the time the differential clock must maintain a minimum ±150 mV differential voltage after rising/falling edges before it is allowed to droop back into the V\text{BB} ±100 mV differential range. See Figure 2-8.
13. PPM refers to parts per million and is a DC absolute period accuracy specification. 1 PPM is 1/1,000,000th of 100.000000 MHz exactly or 100 Hz. For 300 PPM then we have an error budget of 100 Hz/PPM * 300 PPM = 30 kHz. The period is to be measured with a frequency counter with measurement window set to 100 ms or greater. The ±300 PPM applies to systems that do not employ Spread Spectrum Clocking or that use common clock source. For systems employing Spread Spectrum Clocking there is an additional 2500 PPM nominal shift in maximum period resulting from the 0.5% down spread resulting in a maximum average period specification of +2800 PPM
14. Matching applies to rising edge rate for REFCLK+ and falling edge rate for REFCLK-. It is measured using a ±75 mV window centered on the median cross point where REFCLK+ rising meets REFCLK- falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of REFCLK+ should be compared to the Fall Edge Rate of REFCLK-, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 2-5.

\[ V_{\text{MAX}} = 1.15 \text{ V} \]
\[ V_{\text{CROSS MAX}} = 550 \text{ mV} \]
\[ V_{\text{CROSS MIN}} = 250 \text{ mV} \]
\[ V_{\text{MIN}} = -0.30 \text{ V} \]

**Figure 2-3:** Single-Ended Measurement Points for Absolute Cross Point and Swing

\[ V_{\text{CROSS DELTA}} = 140 \text{ mV} \]

**Figure 2-4:** Single-Ended Measurement Points for Delta Cross Point
Figure 2-5: Single-Ended Measurement Points for Rise and Fall Time Matching

Figure 2-6: Differential Measurement Points for Duty Cycle and Period

Figure 2-7: Differential Measurement Points for Rise and Fall Time

Figure 2-8: Differential Measurement Points for Ringback
2.1.4. **REFCLK Phase Jitter Specification For 2.5 GT/s Signaling Support**

The phase jitter of the reference clock is to be measured using the following clock recovery function

\[ H(s) = \left[ H_1(s) - H_2(s) \cdot e^{-s \cdot t_{\text{delay}}} \right] \cdot H_3(s) \]

where:

\[ H_1(s) = \frac{2s \zeta \omega_1 + \omega_1^2}{s^2 + 2s \zeta \omega_1 + \omega_1^2}, \]

\[ H_2(s) = \frac{2s \zeta \omega_2 + \omega_2^2}{s^2 + 2s \zeta \omega_2 + \omega_2^2}, \]

\[ H_3(s) = \frac{s}{s + \omega_3}, \]

\[ \zeta = 0.54 \]

\[ \omega_1 = \frac{2 \times \pi \times 22 \cdot 10^6}{\sqrt{1 + 2 \zeta^2 + \sqrt{(1 + 2 \zeta^2)}^2} + 1} \text{ Rad/s} \]

\[ \omega_2 = \frac{2 \times \pi \times 1.5 \cdot 10^6}{\sqrt{1 + 2 \zeta^2 + \sqrt{(1 + 2 \zeta^2)}^2} + 1} \text{ Rad/s} \]

\[ \omega_3 = 2 \times \pi \times 1.5 \cdot 10^6 \text{ Rad/s} \]

\[ t_{\text{delay}} = 10 \cdot 10^{-9} \text{ s} \]

The maximum allowed magnitude of the peak-peak reference clock jitter is given in Table 2-2. For information about the maximum peak-peak phase jitter value refer to *PCI Express Jitter Modeling*. Multiple methods can be used to measure the maximum allowed peak-peak phase jitter value. Real time sampling scopes must use a sampling rate of 20 giga-samples per second or better and take enough data to guarantee the proper bit error rate (BER). Reference clock measurements for cards
should be taken with a differential, high-impedance probe using the circuit of Figure 2-9 at the load capacitors CL. Measurements for devices on the same board should be made using a differential, high-impedance probe as close to the REFCLK+ and REFCLK- input pins as possible.

Table 2-2: Maximum Allowed Phase Jitter When Applied to Fixed Filter Characteristic

<table>
<thead>
<tr>
<th>BER²</th>
<th>Maximum Peak-Peak Phase Jitter Value (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>10^{-6}</td>
<td>86</td>
</tr>
<tr>
<td>10^{-12}</td>
<td>108</td>
</tr>
</tbody>
</table>

2.1.5. **REFCLK Phase Jitter Specification For 5 GT/s Signaling Support**

This specification does not provide a separate reference clock jitter specification for 5 GT/s signaling support. Instead, a two port methodology for simultaneously assessing the system board data and reference clock is described with specified limits in Section 4.7.5.

2.2. **PERST# Signal**

The PERST# signal is used to indicate when the power supply is within its specified voltage tolerance and is stable. It also initializes a component’s state machines and other logic once power supplies stabilize. On power up, the deassertion of PERST# is delayed 100 ms ($T_{PVPERL}$) from the power rails achieving specified operating limits. Also, within this time, the reference clocks (REFCLK+, REFCLK-) also become stable, at least $T_{PERST-CLK}$ before PERST# is deasserted. PERST# is asserted in advance of the power being switched off in a power-managed state like S3. PERST# is asserted when the power supply is powered down, but without the advanced warning of the transition.

2.2.1. **Initial Power-Up (G3 to S0)**

As long as PERST# is active, all PCI Express functions are held in reset. The main supplies ramp up to their specified levels (3.3 V and 12 V). Some time during this stabilization time, the REFCLK starts and stabilizes. After there has been time ($T_{PVPERL}$) for the power and clock to become stable, PERST# is deasserted high and the PCI Express functions can start up.

On initial power-up, the hardware default state of the Active State Power Management Control field in the Link Control Register must be set to 00b. The state of this field may be changed by the system BIOS or the operating system only. Other software agents are not allowed to change this field.

---

² These columns provide jitter limits at different BER values on a bathtub curve. If bathtub curves are not used in jitter measurements, then the jitter limit in the $10^{-6}$ column should be used as the total jitter limit for measurements using approximately $10^6$ unit intervals of data.
### 3.3 Vaux

3.3 Vaux stable to SMBus driven (optional). If no 3.3Vaux on platform, the delay is from +3.3V stable

### 2.2.2. Power Management States (S0 to S3/S4 to S0)

If the system wants to enter S3/S4, devices are placed into D3\textsubscript{hot} states with Links in L2 prior to any power transitions at the slot. The main power and reference clock supplied to the PCI Express slot will go inactive and stay inactive until a wakeup event. As a result of the removal of main power, devices enter the D3\textsubscript{cold} state. During the D3\textsubscript{cold} state, +3.3Vaux remains at 3.3 V. On the wakeup event, the power manager restores the main power and reference clocks. As in the last section, PERST# deasserts T\textsubscript{PVPERL} after the clocks and power are stable.

On resume from a D3\textsubscript{cold} state, the hardware default state of the Active State Power Management Control field in the Link Control Register must be set to 00b. The state of this field may be changed by the system BIOS or the operating system only. Other software agents are not allowed to change this field.

---

**Figure 2-10: Power Up**

<table>
<thead>
<tr>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. 3.3Vaux stable to SMBus driven (optional). If no 3.3Vaux on platform, the delay is from +3.3V stable</td>
<td>Minimum time from power rails within specified tolerance to PERST# inactive (T\textsubscript{PVPERL})</td>
<td>Minimum clock valid to PERST# inactive (T\textsubscript{PERST-CLK})</td>
<td>Minimum PERST# inactive to PCI Express link out of electrical idle</td>
<td>Minimum PERST# inactive to JTAG driven (optional)</td>
</tr>
</tbody>
</table>
1. The PCI Express link will be put into electrical idle prior to PERST# going active.
2. PERST# goes active before the power on the connector is removed.
3. Clock and JTAG go inactive after PERST# goes active.
4. A wakeup event resumes the power to the connector, restarts the clock, and the sequence proceeds as in power up.
5. The minimum active time for PERST# is TPERST.

**Figure 2-11: Power Management States**

### 2.2.3. Power Down

A power rail (12V, 3.3V, or 3.3Vaux) is deemed to be valid or stable if the specified voltage is within the associated voltage tolerances defined in Table 4-1. Once a power rail is deemed stable, an invalid or unstable rail is defined as a rail that has dropped below the specified minimum voltage levels (e.g., below 3.00 V for the 3.3V rails). For purposes of detecting an out-of-tolerance power source, the threshold for detection should be established in a window range of no more than 500 mV below the specified minimum voltage level for the 3.3V and 3.3Vaux rails (i.e., 2.50 V) and 1.34 V below for the 12V rail (i.e., 9.70 V). Figure 2-12 illustrates these threshold windows.
The PCI Express link will be put into an inactive state (Device in D3hot) prior to PERST# going active, except in the case of a surprise power down.

2. PERST# goes active before the power on the connector is removed.

3. Clock and JTAG go inactive after PERST# goes active.

4. In the case of a surprise power down, PERST# goes active TFAIL after power is no longer stable.

**Figure 2-13: Power Down**
2.3. **WAKE# Signal**

The WAKE# signal is an open drain, active low signal that is driven low by a PCI Express component to reactivate the PCI Express slot's main power rails and reference clocks. Only add-in cards that support the wake process connect to this pin. If the add-in card has wakeup capabilities, it must support the WAKE# function. Likewise, only systems that support the wakeup function need to connect to this pin, but if they do, they must fully support the WAKE# function. Such systems are not required to support Beacon as a wakeup mechanism, but are encouraged to support it. If the wakeup process is used, the +3.3Vaux supply must be present and used for this function. The assertion and de-assertion of WAKE# are asynchronous to any system clock. (See Chapter 5 of the *PCI Express Base Specification, Revision 2.0* for more details on PCI-compatible power management.)

If the WAKE# signal is supported by a slot, the signal is connected to the platform’s power management (PM) controller. WAKE# may be bused to all PCI Express add-in card connectors, forming a single input connection at the PM controller or individual connectors can have individual connections to the PM controller. Hot-Plug requires that WAKE# be isolated between connectors and driven inactive during the Hot-Plug/Hot Removal events. Refer to Section 5.1 for the connector pin assignment for the WAKE# signal.

Auxiliary power (+3.3Vaux) must be used by the asserting and receiving ends of WAKE# in order to revive the hierarchy. The system vendor must also provide a pull-up on WAKE# with its bias voltage reference being supplied by the auxiliary power source in support of Link reactivation. Note that the voltage that the system board uses to terminate the WAKE# signal can be lower than the auxiliary supply voltage to be compatible with lower voltage processes of the system PM controller. However, all potential drivers of the WAKE# signal must be 3.3 V tolerant.

Note: WAKE# is not PME# and should not be attached to the PCI-PME# interrupt signals. WAKE# causes power to be restored but must not directly cause an interrupt.

WAKE# has additional electrical requirements over and above standard open drain signals that allow it to be shared between devices that are powered off and those that are powered on using auxiliary power for example. The additional requirements include careful circuit design to ensure that a voltage applied to the WAKE# signal network never causes damage to a component even if that particular component’s power is not applied.

Additionally, the device must ensure that it does not pull WAKE# low unless WAKE# is being intentionally asserted in all cases, including when the related function is in D3cold.

This means that any component implementing WAKE# must be designed such that:

- Unpowered WAKE# output circuits are not damaged if a voltage is applied to them from other powered “wire-ORed” sources of WAKE#.
- When power is removed from its WAKE# generation logic, the unpowered output does not present a low impedance path to ground or any other voltage.

These additional requirements ensure that the WAKE# signal network continues to function properly when a mixture of auxiliary powered, and unpowered components have their WAKE# outputs wire-ORed together. It is important to note that most commonly available open drain, and tri-state buffer circuit designs used “as is” do not satisfy the additional circuit design requirements for WAKE#.
Other requirements on the system board/add-in card designer include:

- Common ground plane reference between slots/components attached to the same WAKE# signal.

- Split voltage power planes (+3.3Vaux vs. +3.3V) are required if +3.3Vaux is supplied to the connector(s).

- If +3.3Vaux is supplied to one PCI Express connector in a chassis, it must be supplied to all PCI Express connectors in that chassis.

- If WAKE# is supported on one PCI Express connector in a chassis, it must be supported on all PCI Express connectors in that chassis.

- If the system does not support +3.3Vaux or the wakeup function, the +3.3Vaux connector pin is left open on the system board. See the PCI Bus Power Management Interface Specification, Revision 1.2 for +3.3Vaux power requirements.

- +3.3Vaux voltage supply may be present even if the device is not enabled for wakeup events.

- +3.3V at the PCI Express connector may be switched off by the system.

- Add-in cards are permitted to generate the Beacon wakeup mechanism in addition to using the WAKE# mechanism, although the system is not required to provide support for Beacon.

  Note: If the add-in card uses the Beacon mechanism in addition to the WAKE# mechanism, the Beacon may be ignored by the system. Circuits that support the wake function and are intended to work in any PCI Express system must be designed to generate the Beacon on their PCI Express data lines.

PCI Express add-in card designers must be aware of the special requirements that constrain WAKE# and ensure that their add-in cards do not interfere with the proper operation of the WAKE# network. The WAKE# input into the system may de-assert as late as 100 ns after the WAKE# output from the function de-asserts (i.e., the WAKE# pin must be considered indeterminate for a number of cycles after it has been de-asserted).

The value of the pull-up resistor for WAKE# on the system board must be derived taking into account the total possible capacitance on WAKE# to ensure that WAKE# charges up to a logic high voltage level in no more than 100 ns. (See Section 4.3.3 of the PCI Local Bus Specification, Revision 3.0 for information on pull-up resistors.)
IMPLEMENTATION NOTE

Example WAKE# Circuit Design

The following diagram is an example of how the WAKE# generation logic could be implemented. In this example, multiple PCI Express functions have their WAKE# signals ganged together and connected to the single WAKE# pin on the PCI Express add-in card connector.

The circuit driving the gate of transistor Q1 is designed to isolate the add-in card’s WAKE# network from that of the system board whenever its power source (V_{SOURCE}) is absent.

If the card supplies power to its WAKE# logic with the PCI Express connector’s 3.3 V supply (i.e., it does not support wakeup from D3_{cold}), then all WAKE# sources from the card will be isolated from the system board when the add-in card’s +3.3V rail is switched off. Add-in cards that support wakeup from D3_{cold} have an auxiliary power source (+3.3Vaux) to power the WAKE# logic which maintains connection of these WAKE# sources to the system board’s WAKE# signal network even when the Link hierarchy’s power (+3.3V) has been switched off.

This example assumes that all sources of WAKE# on the add-in card are powered by either the +3.3V or +3.3Vaux (V_{SOURCE}). If WAKE# from D3_{cold} is supported by some, but not all of the add-
in card’s functions that generate WAKE#, the add-in card designer must ensure that there is separate isolation control for each of the WAKE# generation power sources.

PCI Express component designers could choose to integrate the “power fail detect” isolation circuitry with their WAKE# output pin physically corresponding to the source of FET Q1. Alternatively, all isolation control logic could be implemented externally on the add-in card. This example is meant as a conceptual aid, and is not intended to prescribe an actual implementation.

2.4. SMBus (Optional)

The optional System Management Bus (SMBus) is a two-wire interface through which various system component chips can communicate with each other and with the rest of the system. It is based on the principles of operation of I²C.

SMBus provides a control bus for system and power management related tasks. A system may use SMBus to pass messages to and from devices instead of tripping individual control lines. Removing the individual control lines reduces pin count. Accepting messages ensures future expandability.

With SMBus, a device can provide manufacturer information, tell the system what its model/part number is, save its state for a suspend event, report different types of errors, accept control parameters, and return its status.

SMBus is described in System Management Bus (SMBus) Specification, Version 2.0. Refer to this specification for DC characteristics and all AC timings. If the system board or add-in card supports SMBus, it must adhere to additional requirements that may be found in Chapter 8 of the PCI Local Bus Specification, Revision 3.0.

The system board provides pull-ups to the +3.3Vaux rail per the above specification and the components attached to these signals need to have a 3.3 V signaling tolerance.

2.4.1. Capacitive Load of High-power SMBus Lines

Capacitive load for each bus line includes all pin, wire, and connector capacitances. The maximum capacitive load affects the selection of the pull-up resistor or the current source in order to meet the rise time specifications of SMBus.

Normally, pin capacitance is defined as the total capacitive load of one SMBus device as seen in a typical manufacturer’s data sheet. The value in the DC specifications (C_{OUT} in Table 2-3) is a recommended guideline so that two SMBus devices may, for example, be populated on an add-in card.
2.4.2. Minimum Current Sinking Requirements for SMBus Devices

While SMBus devices used in low-power segments have practically no minimum current sinking requirements due to the low pull-up current specified for low-power segments, devices in high-power segments are required to sink a minimum current of 4 mA while maintaining the \( V_{OL,(\text{max})} \) of 0.4 V. The requirement for 4 mA sink current determines the minimum value of the pull-up resistor \( R_p \) that can be used in SMBus systems.

2.4.3. SMBus “Back Powering” Considerations

Unpowered devices connected to either a low-power or high-power SMBus segment must provide, either within the device or through the interface circuitry, protection against “back powering” the SMBus. Unpowered devices connected to high-power segments must meet leakage specifications in Section 3.1.2.1 of the *System Management Bus (SMBus) Specification, Version 2.0*.

2.4.4. Power-on Reset

- SMBus devices detect a power-on event in one of three ways:
  - By detecting that power is being applied to the device
  - By \( \text{PERST#} \) being asserted
  - For self-powered or always powered devices, by detecting that the SMBus is active (clock and data lines have gone high after being low for more than 2.5 s)

An SMBus device must respond to a power-on event by bringing the device into an operational state within \( t_{\text{POR}} \), defined in Table 1 of the *System Management Bus (SMBus) Specification, Version 2.0*, after the device has been supplied power that is within the device’s normal operating range. Self-powered or always-powered devices, such as Smart Batteries, are not required to do a complete power-on reset but they must be in an operational state within 500 ms after the SMBus becomes active.
2.5. JTAG Pins (Optional)

The IEEE Standard 1149.1, Test Access Port and Boundary Scan Architecture, is included as an optional interface for PCI Express devices. IEEE Standard 1149.1 specifies the rules and permissions for designing an 1149.1-compliant interface. Inclusion of a Test Access Port (TAP) on an add-in card allows boundary scan to be used for testing of the card on which it is installed. The TAP is comprised of four pins (optionally five) that are used to interface serially with a TAP controller within the PCI Express device.

- **TCK** in  
  *Test Clock* is used to clock state information and test data into and out of the device during operation of the TAP.

- **TDI** in  
  *Test Data Input* is used to serially shift test data and test instructions into the device during TAP operation.

- **TDO** out  
  *Test Output* is used to serially shift test data and test instructions out of the device during TAP operation.

- **TMS** in  
  *Test Mode Select* is used to control the state of the TAP controller in the device.

- **TRST#** in  
  *Test Reset* provides an asynchronous initialization of the TAP controller. This signal is optional in IEEE Standard 1149.1.

These TAP pins operate at 3.3V, the same as the other single-ended I/O signals of the PCI Express connector. The drive strength of the TDO pin is not required to be the same as other PCI Express pins. The add-in card vendor must specify TDO drive strength. The direction of these TAP pins is defined from the perspective of the add-in card.

The system vendor is responsible for the design and operation of the 1149.1 serial chains (“rings”) required in the system. The signals are supplementary to the PCI Express interface. Additional information can be found in the PCI Local Bus Specification, Revision 3.0, Section 2.2.9.
## 2.6. Auxiliary Signal Parametric Specifications

### 2.6.1. DC Specifications

Table 2-3: Auxiliary Signal DC Specifications - PERST#, WAKE#, and SMBus

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>V&lt;sub&gt;IL1&lt;/sub&gt;</td>
<td>Input Low Voltage</td>
<td></td>
<td>-0.5</td>
<td>0.8</td>
<td>V</td>
<td>2</td>
</tr>
<tr>
<td>V&lt;sub&gt;IH1&lt;/sub&gt;</td>
<td>Input High Voltage</td>
<td>2.0</td>
<td>V&lt;sub&gt;cc3_3&lt;/sub&gt; + 0.5</td>
<td>V</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;IL2&lt;/sub&gt;</td>
<td>Input Low Voltage</td>
<td></td>
<td>-0.5</td>
<td>0.8</td>
<td>V</td>
<td>4</td>
</tr>
<tr>
<td>V&lt;sub&gt;IH2&lt;/sub&gt;</td>
<td>Input High Voltage</td>
<td>2.1</td>
<td>V&lt;sub&gt;ccSus3_3&lt;/sub&gt; + 0.5</td>
<td>V</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;OL1&lt;/sub&gt;</td>
<td>Output Low Voltage</td>
<td>4.0 mA</td>
<td>0.2</td>
<td></td>
<td>V</td>
<td>1, 3</td>
</tr>
<tr>
<td>V&lt;sub&gt;HMAX&lt;/sub&gt;</td>
<td>Max High Voltage</td>
<td></td>
<td></td>
<td>V&lt;sub&gt;cc3_3&lt;/sub&gt; + 0.5</td>
<td>V</td>
<td>3</td>
</tr>
<tr>
<td>V&lt;sub&gt;OL2&lt;/sub&gt;</td>
<td>Output Low Voltage</td>
<td>4.0 mA</td>
<td>0.4</td>
<td></td>
<td>V</td>
<td>1, 4</td>
</tr>
<tr>
<td>I&lt;sub&gt;in&lt;/sub&gt;</td>
<td>Input Leakage Current</td>
<td>0 to 3.3 V</td>
<td>-10</td>
<td>+10</td>
<td>μA</td>
<td>2, 4</td>
</tr>
<tr>
<td>I&lt;sub&gt;bg&lt;/sub&gt;</td>
<td>Output Leakage Current</td>
<td>0 to 3.3 V</td>
<td>-50</td>
<td>+50</td>
<td>μA</td>
<td>3, 5</td>
</tr>
<tr>
<td>C&lt;sub&gt;in&lt;/sub&gt;</td>
<td>Input Pin Capacitance</td>
<td></td>
<td>7</td>
<td></td>
<td>pF</td>
<td>2</td>
</tr>
<tr>
<td>C&lt;sub&gt;out&lt;/sub&gt;</td>
<td>Output (I/O) Pin Capacitance</td>
<td></td>
<td>30</td>
<td></td>
<td>pF</td>
<td>3, 4</td>
</tr>
</tbody>
</table>

Notes:
1. Open-drain output a pull-up is required on the system board. There is no V<sub>OH</sub> specification for these signals. The number given is the maximum voltage that can be applied to this pin.
2. Applies to PERST#.
3. Applies to WAKE#.
4. Applies to SMBus signals SMBDATA and SMBCLK.
5. Leakage at the pin when the output is not active (high impedance).
2.6.2. AC Specifications

Table 2-4: Power Sequencing and Reset Signal Timings

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
<th>Notes</th>
<th>Figure</th>
</tr>
</thead>
<tbody>
<tr>
<td>TPVPERL</td>
<td>Power stable to PERST# inactive</td>
<td>100</td>
<td>ms</td>
<td></td>
<td>1</td>
<td>Figure 2-10</td>
</tr>
<tr>
<td>TPERST-CLK</td>
<td>REFCLK stable before PERST# inactive</td>
<td>100</td>
<td>μs</td>
<td></td>
<td>2</td>
<td>Figure 2-10</td>
</tr>
<tr>
<td>TPERST</td>
<td>PERST# active time</td>
<td>100</td>
<td>μs</td>
<td></td>
<td></td>
<td>Figure 2-11</td>
</tr>
<tr>
<td>TFAIL</td>
<td>Power level invalid to PERST# active</td>
<td>500</td>
<td>ns</td>
<td></td>
<td>3</td>
<td>Figure 2-13</td>
</tr>
<tr>
<td>TWKRF</td>
<td>WAKE# rise – fall time</td>
<td>100</td>
<td>ns</td>
<td></td>
<td>4</td>
<td>Figure 2-14</td>
</tr>
</tbody>
</table>

Notes:
1. Any supplied power is stable when it meets the requirements specified for that power supply.
2. A supplied reference clock is stable when it meets the requirements specified for the reference clock. The PERST# signal is asserted and de-asserted asynchronously with respect to the supplied reference clock.
3. The PERST# signal must be asserted within TFAIL of any supplied power going out of specification.
4. Measured from WAKE# assertion/de-assertion to valid input level at the system PM controller. Since WAKE# is an open-drain signal, the rise time is dependent on the total capacitance on the platform and the system board pull-up resistor. It is the responsibility of the system designer to meet the rise time specification.

![Wake# Rise and Fall Time Measurement Points](image.png)

Figure 2-14: WAKE# Rise and Fall Time Measurement Points
3. Hot Insertion and Removal

In the following text, all references to mechanical elements should be interpreted in the context of the PCI Express card form factor definition, unless otherwise stated.

3.1. Scope

The PCI Express specification natively supports Hot-Plug/Hot Removal of PCI Express add-in cards. However, hardware support of Hot-Plug/Hot-Removal on the system board is optional. Since the PCI Express evolutionary form factor is designed as a direct PCI connector replacement and utilizes an edge card connector, the PCI Express Native Hot-Plug model is based on the standard usage model defined in the *PCI Standard Hot-Plug Controller and Subsystem Specification, Revision 1.0*. The following section describes the add-in card presence detect and PCI Express Native Hot-Plug signals. For a detailed explanation of the register requirements and standard usage model, see Chapter 7 of the *PCI Express Base Specification, Revision 2.0*.

3.2. Presence Detect

The PCI Express Hot-Plug controller detects the presence of an add-in card using the PRSNT2# signal as shown in Figure 3-1. It is the responsibility of the Root Complex or the Switch to determine the presence of the add-in card and set the present bits in the appropriate register as described in Chapter 7 of the *PCI Express Base Specification, Revision 2.0*. In addition to the Hot-Plug controller, the PRSNT2# signal is used by the system board to recognize the presence of the add-in card in order to enable the auxiliary signals: REFCLK, PERST#, SMBus group, and JTAG group. The two signals, PRSNT1# and PRSNT2#, described in Figure 3-1, are required on the PCI Express connector and must be supported by all PCI Express add-in cards.

Both PRSNT1# and PRSNT2# signals are required in order to detect the presence of the add-in card and to ensure that it is fully inserted in the connector. Note that the pads on the add-in card for the PRSNT1# and PRSNT2# signals are shorter than the rest of the pads in order to have about 1 ms difference of insertion time. Unused PRSNT2# pads on x4, x8, and x16 add-in cards can be either standard length or the pad can be eliminated. This scheme is used to allow the power switches to isolate the power to the card during surprise removal. The mechanical details are provided in Chapter 5.
It is required that all PCI Express add-in cards implement variable-length edge finger pads and tie the PRSNT1# and PRSNT2# signals together on the add-in card. There is more than one PRSNT2# pin defined in the x4, x8, and x16 PCI Express connectors; these are needed to support up-plugging. All add-in cards shall connect the PRSNT1# signal to the farthest-apart PRSNT2# signal with a single trace in between them as illustrated in Figure 3-1. For example, a x4 add-in card would connect PRSNT1# with PRSNT2# on pin B31, and a x8 add-in card would connect PRSNT1# with PRSNT2# on pin B48. Refer to Table 5-1 for connector pin numbering and definition. If the system board designer chooses to implement hot-plug support, the system board must connect PRSNT1# to GND and separately connect all the PRSNT2# pins together to a single pull-up resistor, as shown in Figure 3-1. The system board designer determines the pull-up resistor voltage and associated use of applicable hot-plug control logic. If the system board designer chooses not to implement hot-plug support, PRSNT1# and PRSNT2# connector pins may either be left un-connected or may be grounded on the system board.

Since the x8 add-in card may plug into a x8 connector with a x4 Link only, the system board shall have the two PRSNT2# pins (B31 and B48) connected together. This is required in order to sense the presence of the x8 add-in card in a x8 connector that supports a x4 Link only. See Section 6.3 for card interoperability discussions.
4. **Electrical Requirements**

Power delivery requirements defined in this chapter apply not only to add-in cards, but also to connectors and systems.

4.1. **Power Supply Requirements**

All PCI Express add-in card connectors require two power rails: +12V and +3.3V, with a third, optional 3.3Vaux rail. Systems that provide PCI Express add-in card connectors are required to provide both the +12V and +3.3V rails to every PCI Express add-in card connector in the system. The 3.3Vaux rail may be supplied to the PCI Express add-in card connectors at the system board designers’ discretion. However, if a system board designer does supply 3.3Vaux to the PCI Express add-in card connector, the 3.3Vaux rail must be supplied to all PCI Express add-in card connectors.

In addition, as described in Chapter 2, if the platform with the PCI Express interface supports the WAKE# signal, the 3.3Vaux rail (as well as the WAKE# signal) must be supplied to all PCI Express add-in card connectors.

Table 4-1 provides the required specifications for the power supply rails available at the PCI Express slots. The system designer is responsible for ensuring that the power delivered to the PCI Express connectors meets the specifications called out in Table 4-1.

<table>
<thead>
<tr>
<th>Power Rail</th>
<th>10 W Slot</th>
<th>25 W Slot</th>
<th>75 W Slot</th>
</tr>
</thead>
<tbody>
<tr>
<td>+3.3V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage tolerance</td>
<td>±9% (max)</td>
<td>±9% (max)</td>
<td>±9% (max)</td>
</tr>
<tr>
<td>Supply Current</td>
<td>3.0 A (max)</td>
<td>3.0 A (max)</td>
<td>3.0 A (max)</td>
</tr>
<tr>
<td>Capacitive Load</td>
<td>1000 µF (max)</td>
<td>1000 µF (max)</td>
<td>1000 µF (max)</td>
</tr>
<tr>
<td>+12V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Voltage tolerance</td>
<td>±8%</td>
<td>±8%</td>
<td>±8%</td>
</tr>
<tr>
<td>Supply Current</td>
<td>0.5 A (max)</td>
<td>2.1 A (max)</td>
<td>5.5 A (max)</td>
</tr>
<tr>
<td>Capacitive Load</td>
<td>300 µF (max)</td>
<td>1000 µF (max)</td>
<td>2000 µF (max)</td>
</tr>
</tbody>
</table>
4.2. Power Consumption

This specification provides various sizes of cards for system implementation. Each card size provides support for a certain number of PCI Express lanes, and a corresponding difference in specified power consumption as shown in Table 4-2.

<table>
<thead>
<tr>
<th>Power Rail</th>
<th>10 W Slot</th>
<th>25 W Slot</th>
<th>75 W Slot</th>
</tr>
</thead>
<tbody>
<tr>
<td>+3.3Vaux</td>
<td>± 9% (max)</td>
<td>± 9% (max)</td>
<td>± 9% (max)</td>
</tr>
<tr>
<td>Voltage tolerance</td>
<td>± 9% (max)</td>
<td>± 9% (max)</td>
<td>± 9% (max)</td>
</tr>
<tr>
<td>Supply Current</td>
<td>375 mA (max)</td>
<td>375 mA (max)</td>
<td>375 mA (max)</td>
</tr>
<tr>
<td>Wakeup Enabled</td>
<td>20 mA (max)</td>
<td>20 mA (max)</td>
<td>20 mA (max)</td>
</tr>
<tr>
<td>Non-wakeup Enabled</td>
<td>150 μF (max)</td>
<td>150 μF (max)</td>
<td>150 μF (max)</td>
</tr>
<tr>
<td>Capacitive Load</td>
<td>150 μF (max)</td>
<td>150 μF (max)</td>
<td>150 μF (max)</td>
</tr>
</tbody>
</table>

Notes:
1. The maximum current slew rate for each add-in card shall be no more than 0.1 A/μs.
2. Each add-in card shall limit its bulk capacitance on each power rail to less than the values shown in Table 4-1.
3. System boards that support Hot-Plug add-in cards shall limit the voltage slew rate so that the inrush current to the card shall not exceed the specified maximum current. This is calculated by the equation \( \frac{dV}{dt} = \frac{I}{C} \); where:
   \( I \) = maximum allowed current (A)
   \( C \) = maximum allowed bulk capacitance (F)
   \( \frac{dV}{dt} \) = maximum allowed voltage slew rate (V/s)

Table 4-2: Add-in Card Power Dissipation

<table>
<thead>
<tr>
<th></th>
<th>X1</th>
<th>x4/x8</th>
<th>x16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Standard height</td>
<td>10 W(^1) (max)</td>
<td>25 W(^1) (max)</td>
<td>25 W(^2) (max)</td>
</tr>
<tr>
<td>Low profile card(^3)</td>
<td>10 W (max)</td>
<td>25 W (max)</td>
<td>25 W (max)</td>
</tr>
</tbody>
</table>

Notes:
1. A standard height x1 add-in card intended for desktop applications is limited in length to a half-length add-in card and 10 W maximum power dissipation. A standard height x1 add-in card intended for server I/O applications with 25 W maximum power dissipation must be greater than or equal to 177.80 mm (7.0 inches) in length, but must not exceed a full-length add-in card. See Table 6-1 for add-in card size definitions. The same server I/O add-in card must, at initial power-up, not exceed 10 W of power dissipation, until configured as a high power device, at which time it must not exceed 25 W of power dissipation. Refer to Chapter 6 of the PCI Express Base Specification, Revision 1.1 for information on the power configuration mechanism.
2. A standard height x16 add-in card intended for server I/O applications must limit its power dissipation to 25 W. A standard height x16 add-in card intended for graphics applications must, at initial power-up, not exceed 25 W of power dissipation, until configured as a high power device, at which time it must not exceed 75 W of power dissipation. Refer to Chapter 6 of the PCI Express Base Specification, Revision 2.0 for information on the power configuration mechanism.
3. All low profile add-in cards are limited in length to a half-length add-in card and must not exceed the power dissipation values shown in Table 4-2.
4. A x16 graphics card is limited to 75 W. The 75 W maximum can be drawn via the combination of +12V and +3.3V rails, but each rail draw is limited as defined in Table 4-1, and the sum of the draw on the two rails cannot exceed 75 W.

The power limits for respective connector widths, x1, x4/x8, and x16, represent the add-in card and system capacity to provide cooling for the slot. The 10 W limit assumes natural convection cooling in a system that provides air exchanges. The 25 W and above add-in card power limits assume that sufficient cooling is provided to the slot by the cards in the present chassis environment. In general, the power limits above assume a chassis environment with a maximum internal temperature of 55°C on the primary component side of the add-in card and natural convection cooling in a system that provides air exchanges. Implementations of other chassis environments should pay special attention to system level thermal requirements.

PCI Express allows for higher maximum power for graphics cards than AGP. In case such a graphics card is used in a system, implementers should pay special attention to system level thermal, acoustic, structure, and power delivery requirements. To insure optimum performance, it is recommended that the system designer refer to the *PCI Express Graphics Card Thermal and Mechanical Guideline for Desktop Systems*.

---

**IMPLEMENTATION NOTE**

**Software Update of the Slot Power Limit**

System firmware must update the slot power limit to the system's allocated value for the PCI Express add-in card (e.g., graphics) and ensure the completion of this update prior to invoking the option ROM for that add-in card's PCI Express function. If the initial slot power limit value is set by hardware initialization, then any attempt by software to change that value must be verified by that software prior to initializing the add-in card. Subsequent updates by the system firmware or operating system software, if any, may only increase the slot power limit value. However, after a card is reset, the initial slot power limit value may be lower than the previous value. The maximum power level for an add-in card must be assigned by the system firmware during PCI Express configuration. For graphics, the power level assigned will be dependent on the platform’s support of the *PCI Express x16 Graphics 150W-ATX Specification, Revision 1.0* (including the supplemental power cable).

---

**4.3. Power Supply Sequencing**

There is no specific requirement for power supply sequencing of each of the three power supply rails. They may come up or go down in any order. The system, however, must assert the PERST# signal whenever any of the three power rails goes outside of the specifications provided in Table 4-1 (refer to Section 2.1.5 for specific information on the function and proper use of the PERST# signal).

Note: If a PCI Express add-in card requires power supply rail sequencing, it is the responsibility of the add-in card designer to provide appropriate circuitry on the add-in card to meet any power supply rail sequencing requirements.
4.4. **Power Supply Decoupling**

Due to the low level signaling of the PCI Express interface, it is strongly recommended that sufficient decoupling of all power supplies be provided. This is recommended to ensure that power supply noise does not interfere with the recovery of data from a remote upstream PCI Express device. Some basic guidelines to help ensure a quiet power supply are provided below.

Note: The following are guidelines only. It is the responsibility of the add-in card designer to properly test the design to ensure that add-in card circuitry does not create excessive noise on power supply or ground signals at the add-in card edge fingers.

- The add-in card device decouple value should average 0.01 μF per device V<sub>cc</sub> pin (for all devices on the add-in card).
- The trace length between a decoupling capacitor and the power supply or ground via should be less than 0.2 inches (5.08 mm) and be a minimum of 0.02 inches (0.508 mm) in width.
- A bulk decoupling capacitor (greater than 10 μF) is recommended at the add-in card edge finger for each power supply.
- A bulk decoupling capacitor (greater than 10 μF) is recommended on each power supply used within a device on the add-in card. This bulk decoupling capacitor should be in close proximity to the add-in card device.

4.5. **Electrical Topologies and Link Definitions**

The remainder of this chapter describes the electrical characteristics of PCI Express add-in cards. The electrical characteristic at the card interface is defined in terms of electrical budgets. This budget allocation decouples the electrical specification for the system designer and the card vendor and ensures successful communication between the PCI Express signal input and output Links at the system board and add-in card interface. Unless otherwise noted, the specifications contained herein apply to all high-speed signals of each interface width definition. The signaling rate for encoded data is 5 GT/s, or 2.5 GT/s and the signaling is point-to-point. Requirements are called out separately for 5 GT/s and 2.5 GT/s signaling rates. A CEM device that supports the 5 GT/s rate must also support the 2.5 GT/s rate.

4.5.1. **Topologies**

Three possible electrical topologies for PCI Express are:

- PCI Express devices on the same system board
- PCI Express devices across one connector on a system with a system board and an add-in card
- PCI Express devices across two connectors on a system with a system board, a riser card, and an add-in card

This specification supports only the one and two connector topologies. The “PCI Express on-board” configuration is used for two-PCI Express devices on a common PCB (see Figure 4-1). Since there are no add-in cards involved in this topology, refer to the *PCI Express Base Specification, Revision 2.0* for implementation of this topology.
The topology of “PCI Express with one connector” allows a plug-in PCI Express add-in card similar to a standard PCI or AGP add-in card to interface with a system board using a PCI Express vertical edge connector (Figure 4-2). In this topology, only one connector-card interface exists.

The topology of “PCI Express with two connectors on a riser card” allows for a plug-in PCI Express add-in card similar to a standard PCI or AGP add-in card to interface with a riser card using a PCI Express connector (Figure 4-3). The riser card plugs to the system board using another riser connector.
connector (either PCI Express or other connector). In this topology, two connector-card interfaces exist.

![Diagram of PCI Express Connector on a Riser Card with an Add-in Card](image)

**Figure 4-3: PCI Express Connector on a Riser Card with an Add-in Card**

### 4.5.2. Link Definition

Typical PCI Express Links consist of the following:

- Transmitters/Receivers on an ASIC on a system board
- Package fan-in-out trace topologies
- PCB coupled microstrip and/or striplines
- Vias for layer changes
- Optional proprietary PCI Express connector and riser card interface
- Optional riser card with microstrip and/or stripline trace
- PCI Express connector and add-in card interface
- Coupled microstrip line and/or stripline traces on add-in card
- AC-coupling capacitors
- Transmitter/Receivers on an ASIC on the add-in card
- Coupled microstrip line and/or stripline traces on add-in card

The electrical parameters for the Link are subdivided into two components (Figure 4-4):

- Add-in card
- System board and PCI Express connector (and riser card with associated connector if it exists)
The electrical impact of discontinuities on the Link such as via, bend, and test-points should be included in the respective components.

### 4.6. Electrical Budgets

A budget is defined for each of the following electrical parameters associated with the Link:

- AC coupling capacitors
- Insertion Loss (Voltage Transfer Function)
- Jitter
- Lane-to-Lane skew
- Crosstalk
- Equalization
- Skew within a differential pair
- Differential data trace impedance
- Differential data trace propagation delay

The electrical budgets are different for each of the two Link components:

- Add-in card budget
- System board and PCI Express connector budgets

The interconnect Link budget allocations associated with the Transmitters and Receivers differ. This is to account for any electrical characteristics the AC coupling capacitors may contribute to the Link.
4.6.1. **AC Coupling Capacitors**
The PCI Express add-in card and system board shall incorporate AC coupling capacitors on the Transmitter differential pair. This is to ensure blocking of the DC path between the PCI Express add-in card and the system board. The specific capacitance values are specified in the *PCI Express Base Specification, Revision 2.0*. Note that attenuation or jitter caused by the coupling capacitors must be accounted for as part of the budget allocation for the physical interconnect component’s path on which the capacitors are mounted. Note that there may be parasitic effects associated with the component’s placement as mounted on the printed circuit board.

4.6.2. **Insertion Loss Values (Voltage Transfer Function)**
Appendix A contains background information on maximum insertion loss assumptions that were made in computing the 2.5 GT/s eye diagram requirements. This section is provided only for information purposes.

4.6.3. **Jitter Values**
The maximum jitter values in terms of percentage of Unit Interval (UI = 400 ps for 2.5 GT/s and 200 ps for 5 GT/s) are specified for the system board and the add-in card. The jitter associated with the riser card and associated proprietary connector will be part of the system board jitter budget. The jitter values are defined with respect to 100 \( \Omega \) differential termination, realized as two 50 \( \Omega \) resistances. These resistances are referenced to ground at the interface (see Figure 4-5).

![Figure 4-5: Jitter Budget](OM14755A)

The total system jitter budget is derived with the assumption of a minimum Rj for each of the four budget items. This minimum Rj component is used to determine the overall system budget. The probability distribution of the Rj component is at the Bit Error Rate (BER) indicated and is Gaussian.

For any jitter distribution the total Tj must always be met at the BER. The Rj of the components are independent and convolve as the root sum square. Tradeoffs of Rj and Dj are allowed, provided
the total $T_j$ is always met. More information on the calculation of the system budget can be found in *PCI Express Jitter and BER*.

**Table 4-3: Total System Jitter Budget For 2.5 GT/s Signaling**

<table>
<thead>
<tr>
<th>Jitter Contribution</th>
<th>Min $R_j$ (ps)</th>
<th>Max $D_j$ (ps)</th>
<th>$T_j$ at BER $10^{-12}$ (ps)$^3$</th>
<th>$T_j$ at BER $10^{-6}$ (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tx</td>
<td>2.8</td>
<td>60.6</td>
<td>100</td>
<td>87</td>
</tr>
<tr>
<td>Ref Clock</td>
<td>4.7</td>
<td>41.9</td>
<td>108</td>
<td>86</td>
</tr>
<tr>
<td>Media</td>
<td>0</td>
<td>90</td>
<td>90</td>
<td>90</td>
</tr>
<tr>
<td>Rx</td>
<td>2.8</td>
<td>120.6</td>
<td>160</td>
<td>147</td>
</tr>
</tbody>
</table>

**Linear Total $T_j$:**

- 458
- 410

**Root Sum Square (RSS) Total $T_j$:**

- 399.13
- 371.52

Notes:

1. RSS equation for BER $10^{-12}$ $T_j = \sum Dj_n + 14.069 \sqrt{\sum Rj_n^2}$

2. RSS equation for BER $10^{-6}$ $T_j = \sum Dj_n + 9.507 \sqrt{\sum Rj_n^2}$

**Table 4-4: Allocation of Interconnect Jitter Budget For 2.5 GT/s Signaling**

<table>
<thead>
<tr>
<th>Jitter Parameter</th>
<th>Jitter Budget Value (UI)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCI Express Add-in Card</td>
<td>$J_{AR} &lt; 0.0575$</td>
<td>$J_{AT} &lt; 0.0650$ Notes 1, 2</td>
</tr>
<tr>
<td>System Board and Connector</td>
<td>$J_{ST} &lt; 0.1675$</td>
<td>$J_{SR} &lt; 0.1600$ Notes 1, 3</td>
</tr>
<tr>
<td>Total Jitter</td>
<td>$J_T &lt; 0.225$</td>
<td>Note 1</td>
</tr>
</tbody>
</table>

Notes:

1. All values are referenced to 100 Ω, realized as two 50 Ω resistances. The jitter budget values include all possible crosstalk impacts (near-end and far-end) and potential mismatch of the actual interconnect with respect to the 100 Ω reference load.

The *PCI Express Base Specification, Revision 2.0* allows an interconnect jitter budget of 0.225 UI (equivalent to 90 ps for a 400 ps Unit-Interval). The allocated jitter budget values in Table 4-3 and Table 4-4 directly correlate to the eye diagram widths in Section 4.7. Tradeoffs in terms of attenuation, crosstalk, and mismatch can be made within the budget allocations specified. No additional guard band is specifically allocated.

The jitter allocations are then assumed per differential pair according to the table. These allocation assumptions must also include any effects of far-end crosstalk.

---

$^3$ This column provides jitter limits at different BER values on a bathtub curve. If bathtub curves are not used in jitter measurements, then the jitter limit in the $10^{-6}$ column should be used as the total jitter limit for measurements using approximately $10^6$ unit intervals of data.
2. All values are referenced to 100 Ω. The add-in card budget does not include the add-in card edge finger or connector. However, it does include potential jitter from the AC coupling capacitors on the Transmitter (TX) interconnect of the add-in card. The budget allocations generally allow for a maximum of 4-inch trace lengths for differential pairs having an approximate .127-mm (5-mil) trace width. No specific trace geometry, however, is explicitly defined in this specification. The subscripts of the symbol designators, T and R, represent the Transmitter and Receiver respectively.

3. All values are referenced to 100 Ω. The system board budget includes the PCI Express connector and assumes it is mated with the card edge finger. Refer to Section 5.3 for specifics on the standalone connector budget. The system board budget includes potential jitter from the AC coupling capacitors on the Transmitter (TX) interconnect on the system board. The subscripts of the symbol designators, T and R, represent the Transmitter and Receiver respectively.

The total system jitter budget for 5 GT/s signaling specifies separate RJ and DJ limits for each of the four components in the jitter budget. Refer to Section 4.3.2 in the PCI Express Base Specification, Revision 2.0 for a more detailed discussion of the system jitter budget, RJ and DJ.

Table 4-5: Total System Jitter Budget For 5 GT/s Signaling

<table>
<thead>
<tr>
<th>Jitter Contribution</th>
<th>Max Dj (ps)</th>
<th>Tj at BER $10^{-12}$ (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tx</td>
<td>30</td>
<td>50</td>
</tr>
<tr>
<td>Ref Clock</td>
<td>0</td>
<td>43.6</td>
</tr>
<tr>
<td>Media</td>
<td>58</td>
<td>58</td>
</tr>
<tr>
<td>Rx</td>
<td>60</td>
<td>80</td>
</tr>
</tbody>
</table>

| Linear Total Tj:   | 231.6      |
| Root Sum Square (RSS) Total Tj: | 200 |

Notes:
1. RSS equation for BER $10^{-12}$ $T_j = \sum D_j + 14.069 * \sqrt{\sum R_j^2}$

Note: The jitter budget distributions above are used to derive the eye diagram widths as described later in this chapter. However, they are provided here only as a design guideline. Compliance measurements must actually be verified against the eye diagrams themselves as defined in Section 4.7.

4.6.4. Crosstalk

All add-in card designs must properly account for any crosstalk that may exist among the various pairs of differential signals. Crosstalk may be either near-end (NEXT) or far-end (FEXT). Each component can have potential impact on a design and must be planned for accordingly.

Note that the total maximum crosstalk that a Receiver component in Electrical Idle is required to tolerate is < 65 mV as dictated by the Electrical Idle Detect Threshold in the PCI Express Base Specification, Revision 2.0. Additionally, crosstalk between differential pairs on the add-in card will influence and impact the data signals and any subsequent loss and jitter budgets as noted in Sections 4.6.2 and 4.6.3. Note that all eye diagrams in Section 4.7 must account for any and all
crosstalk present. In order to limit crosstalk impacts and implications, it is recommended that the add-in card limit the total amount of NEXT to a maximum of 50 mV.

All system boards interfacing with an add-in card must also properly account for crosstalk. The system board must also account for potential crosstalk that can occur on the printed circuit board as well as within the connector itself (see Section 5.3).

4.6.5. **Lane-to-Lane Skew**

The skew at any point is measured using zero crossings of differential voltage of the compliance pattern, while simultaneously transmitting on all physical Lanes. The compliance pattern is defined in the *PCI Express Base Specification, Revision 2.0*.

| Table 4-6: Allowable Interconnect Lane-to-Lane Skew |
|-----------------------------------------------|---------------|------------------|-------------------|
| Skew Parameter                         | Symbol | Skew Values | Comments |
| Total Interconnect Skew                  | $S_T$  | 1.6 ns       | This does not include Transmitter output skew, $L_{TX-SKEW}$ (specified in the *PCI Express Base Specification, Revision 2.0*). The total skew at the Receiver ($S_T + L_{TX-SKEW}$) is smaller than $L_{RX-SKEW}$ (specified in the *PCI Express Base Specification, Revision 2.0*) to minimize latency for this add-in card topology. |
| PCI Express Add-in Card                  | $S_A$  | 0.35 ns      | Estimates about a 2-inch trace length delta on FR4 boards. |
| System Board                            | $S_s$  | 1.25 ns      | Estimates about a 7-inch trace length delta on FR4 boards. |

4.6.6. **Equalization**

To reduce ISI, 3.5 dB (±0.5 dB) below the first bit de-emphasis in the Transmitter is required for the add-in card and the system board for 2.5 GT/s signaling. 6.0 dB (±0.5 dB) or 3.5 dB (±0.5 dB) de-emphasis is required for the add-in card and system board for 5 GT/s signaling. For implementation details, refer to Chapter 4 in the *PCI Express Base Specification, Revision 2.0*.

4.6.7. **Skew within the Differential Pair**

The skew within the differential pair gives rise to a common-mode signal component, which can, in turn, increase Electromagnetic Interference (EMI). The differential pair shall be routed such that the skew within differential pairs is less than .127 mm (5 mils) for the add-in card and .254 mm (10 mils) for the system board.
4.6.8. Differential Data Trace Impedance
The PCB trace pair differential impedance for a 5 GT/s capable data pair must be in the range of 68 Ω to 105 Ω. This applies to both the add-in card and the system board.

Note: This requirement does not apply to vias, the connectors, package traces, cables, and other similar structures.

Note: Designs should still attempt to minimize the impedance discontinuities from vias, the connectors, package traces, cables, and other similar structures.

IMPLEMENTATION NOTE

Differential PCB Trace Impedance
The PCB trace impedance requirement specified in Section 4.6.8 only applies to topologies that support 5 GT/s covered by this form factor specification that use the connector defined in this form factor specification.

Specifically, the PCI Express Card Electromechanical Specification covers the following two topologies (as defined in Section 4.5.1):

- PCI Express devices across one card electromechanical connector on a system with a system board and an add-in card
- PCI Express devices across two card electromechanical connectors on a system with a system board, a riser card, and an add-in card, where the connector between the riser card and the add-in card is a card electromechanical connector.

Other topologies governed by different specifications may impose different impedance requirements or leave the impedance unspecified.

For example, the topology of "PCI Express devices on the same system board" does not fit within a form factor specification and hence must only follow the requirements of the PCI Express Base Specification. The PCI Express Base Specification does not define a PCB trace impedance requirement so with this topology designers can choose the PCB trace impedance that is best for their applications.

4.6.9. Differential Data Trace Propagation Delay
The propagation delay for an add-in card data trace from the edge finger to the Receiver/Transmitter must not exceed 750 ps.
4.7.   **Eye Diagrams at the Add-in Card Interface**

The eye diagrams defined in this section represent the compliance eye diagrams that must be met for both the add-in card and a system board interfacing with such an add-in card. The specific measurement requirements (probe test points, calibrated system board specifics, etc.) for compliance of physical components are to be specified in the *PHY Electrical Test Considerations for PCI Express Architecture* document. A sample size of 10⁶ UI is assumed for the eye diagram measurements. These compliance eye diagrams with BER of 10⁻¹² can also be used for simulation by following the guidelines explained in Section 4.6. Note: The eye diagrams specified for 5 GT/s include de-emphasis jitter affects. De-emphasis jitter is not derated in 5 GT/s measurements.

4.7.1. **Add-in Card Transmitter Path Compliance Eye Diagram at 2.5 GT/s**

The eye diagrams for the add-in card’s Transmitter path compliance at 2.5 GT/s are defined in Table 4-7 and Figure 4-7.

**Table 4-7: Add-in Card Transmitter Path Compliance Eye Requirements at 2.5 GT/s**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{TXA}$</td>
<td>514</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 5</td>
</tr>
<tr>
<td>$V_{TXA_d}$</td>
<td>360</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 5</td>
</tr>
<tr>
<td>$T_{TXA}$</td>
<td>287</td>
<td></td>
<td>ps</td>
<td>Notes 1, 3, 5</td>
</tr>
<tr>
<td>$J_{TXA\text{-MEDIAN-to-MAX-JITTER}}$</td>
<td>56.5</td>
<td></td>
<td>ps</td>
<td>Notes 1, 4, 5</td>
</tr>
</tbody>
</table>

Notes:

1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram.

2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level ($V_{TXA_d}$). $V_{TXA}$ and $V_{TXA_d}$ are minimum differential peak-peak output voltages.

3. $T_{TXA}$ is the minimum eye width. The sample size for this measurement is 10⁶ UI. This value can be reduced to 274 ps for simulation purpose at BER 10⁻¹².

4. $J_{TXA\text{-MEDIAN-to-MAX-JITTER}}$ is the maximum median-to-max jitter outlier as defined in the *PCI Express Base Specification, Revision 2.0*. The sample size for this measurement is 10⁶ UI. This value can be increased to 63 ps for simulation purpose at BER 10⁻¹².

5. The values in Table 4-7 are referenced to an ideal 100 Ω differential load at the end of the interconnect path at the edge-finger boundary on the add-in card (see Figure 4-5). The eye diagram is defined and centered with respect to the jitter median. Exact conditions required for verifying compliance while generating this eye diagram are given in the *PHY Electrical Test Considerations for PCI Express Architecture* document.
4.7.2. Add-in Card Transmitter Path Compliance Eye Diagrams at 5 GT/s

The eye diagrams for the add-in card’s Transmitter path compliance at 5 GT/s are defined in Table 4-7, Table 4-8, Table 4-9, Table 4-10, Table 4-11, and Figure 4-7.

Table 4-8: Add-in Card Transmitter Path Compliance Eye Requirements at 5 GT/s and 3.5 dB De-emphasis

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{\text{TXA}} )</td>
<td>380</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 4</td>
</tr>
<tr>
<td>( V_{\text{TXA}_d} )</td>
<td>380</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 4</td>
</tr>
<tr>
<td>( T_{\text{TXA}} ) (with crosstalk)</td>
<td>123</td>
<td></td>
<td>ps</td>
<td>Notes 1, 3, 4</td>
</tr>
<tr>
<td>( T_{\text{TXA}} ) (without crosstalk)</td>
<td>126</td>
<td></td>
<td>ps</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram. The eye diagram requires that CMM pattern (*PCI Express Base Specification, Revision 2.0*, Section 4.2.8) is being transmitted during the test.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level \( V_{\text{TXA}_d} \). \( V_{\text{TXA}} \) and \( V_{\text{TXA}_d} \) are minimum differential peak-peak output voltages.
3. \( T_{\text{TXA}} \) is the minimum eye width. The recommended sample size for this measurement is at least \( 10^6 \) UI. This calculated eye width at BER \( 10^{-12} \) must not exceed \( T_{\text{TXA}} \). If the add-in card board uses non-interleaved routing, then crosstalk will be present in the measured data. If the add-in card board uses interleaved routing, then crosstalk will not be present and an adjusted minimum eye width is used.
4. The values in Table 4-8 are referenced to an ideal 100 Ω differential load at the end of an isolated 3-inch long 85 Ω differential trace behind a standard PCI Express connector. Exact conditions required for verifying compliance while generating this eye diagram are given in the PHY Electrical Test Considerations for PCI Express Architecture document.

The add-in card total jitter for the Transmitter + Transmitter interconnect must meet the requirements in Table 4-9 when decomposed into random and deterministic jitter.

Table 4-9: Add-in Card Jitter Requirements For 5 GT/s Signaling at 3.5 dB De-emphasis

<table>
<thead>
<tr>
<th>With crosstalk</th>
<th>Max Dj (ps)</th>
<th>Tj at BER $10^{-12}$ (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>57</td>
<td>77</td>
</tr>
<tr>
<td>Without crosstalk</td>
<td>54</td>
<td>74</td>
</tr>
</tbody>
</table>

Table 4-10: Add-in Card Transmitter Path Compliance Eye Requirements at 5 GT/s at 6.0 dB De-emphasis

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{TXA}$</td>
<td>306</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 4</td>
</tr>
<tr>
<td>$V_{TXA_d}$</td>
<td>260</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 4</td>
</tr>
<tr>
<td>$T_{TXA}$ (With crosstalk)</td>
<td>123</td>
<td>ps</td>
<td></td>
<td>Notes 1, 3, 4</td>
</tr>
<tr>
<td>$T_{TXA}$ (Without crosstalk)</td>
<td>126</td>
<td>ps</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram. The eye diagram requires that CMM pattern (PCI Express Base Specification, Revision 2.0, Section 4.2.8) is being transmitted during the test.

2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level ($V_{TXA_d}$). $V_{TXA}$ and $V_{TXA_d}$ are minimum differential peak-peak output voltages.

3. $T_{TXA}$ is the minimum eye width. The recommended sample size for this measurement is at least $10^6$ UI. This calculated eye width at BER $10^{-12}$ must not exceed $T_{TXA}$. If the add-in card board uses non-interleaved routing, then crosstalk will be present in the measured data. If the add-in card board uses interleaved routing, then crosstalk will not be present and an adjusted minimum eye width is used.

4. The values in Table 4-10 are referenced to an ideal 100 Ω differential load at the end of an isolated 3-inch long 85 Ω differential trace behind a standard PCI Express connector. Exact conditions required for verifying compliance while generating this eye diagram are given in the PHY Electrical Test Considerations for PCI Express Architecture document.

The add-in card total jitter for the Transmitter + Transmitter interconnect must meet the requirements in Table 4-11 when decomposed into random and deterministic jitter.
Table 4-11: Add-in Card Jitter Requirements For 5 GT/s Signaling at 6.0 dB De-emphasis

<table>
<thead>
<tr>
<th></th>
<th>Max Dj (ps)</th>
<th>Tj at BER $10^{-12}$ (ps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>With crosstalk</td>
<td>57</td>
<td>77</td>
</tr>
<tr>
<td>Without crosstalk</td>
<td>54</td>
<td>74</td>
</tr>
</tbody>
</table>

Figure 4-7: Add-in Card Transmitter Path Compliance Eye Diagram

4.7.3. Add-in Card Minimum Receiver Path Sensitivity Requirements at 2.5 GT/s

The minimum sensitivity values for the add-in card’s Receiver path compliance at 2.5 GT/s are defined in Table 4-12, and a representative eye diagram is shown in Figure 4-9.

Table 4-12: Add-in Card Minimum Receiver Path Sensitivity Requirements at 2.5 GT/s

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{RXA}$</td>
<td>238</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 5</td>
</tr>
<tr>
<td>$V_{RXA,d}$</td>
<td>219</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 5</td>
</tr>
<tr>
<td>$T_{RXA}$</td>
<td>246</td>
<td>ps</td>
<td></td>
<td>Notes 1, 3, 5</td>
</tr>
<tr>
<td>$J_{RXA-MEDIAN-to-MAX-JITTER}$</td>
<td>77</td>
<td>ps</td>
<td></td>
<td>Notes 1, 4, 5</td>
</tr>
</tbody>
</table>

Notes:
1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level ($V_{RXA,d}$). $V_{RXA}$ and $V_{RXA,d}$ are differential peak-peak output voltages.
3. $T_{RXA}$ is the eye width. The sample size for this measurement is $10^6$ UI. This value can be reduced to 233 ps for simulation purpose at BER $10^{-12}$. 
4. Notes 1, 2, 5
5. Notes 1, 3, 5
6. Notes 1, 4, 5

52
4. $J_{RXA-MEDIAN-MAX-JITTER}$ is the maximum median-to-peak jitter outlier as defined in the PCI Express Base Specification, Revision 2.0. The sample size for this measurement is $10^6$ UI. This value can be increased to 83.5 ps for simulation purpose at BER $10^{-12}$.

5. The values in Table 4-12 are initially referenced to an ideal 100Ω differential load. The resultant values, when provided to the Receiver interconnect path of the add-in card, allow for a demonstration of compliance of the overall add-in card Receiver path. The sensitivity requirements are defined and centered with respect to the jitter median. Exact conditions required for verifying compliance against these values are given in the PHY Electrical Test Considerations for PCI Express Architecture document.

Figure 4-8: Representative Composite Eye Diagram for Add-in Card Receiver Path Compliance

4.7.4. Add-in Card Minimum Receiver Path Sensitivity Requirements at 5 GT/s

The minimum sensitivity values for the add-in card’s Receiver path compliance at 5 GT/s are defined in Table 4-13, and a representative eye diagram is shown in Figure 4-9.

Table 4-13: Add-in Card Minimum Receiver Path Sensitivity Requirements at 5 GT/s

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{RXA}$</td>
<td>300</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 3</td>
</tr>
<tr>
<td>$V_{RXA_d}$</td>
<td>300</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 3</td>
</tr>
<tr>
<td>1.5 – 100 MHz RMS Jitter</td>
<td>3.4</td>
<td></td>
<td>ps RMS</td>
<td></td>
</tr>
<tr>
<td>33 kHz Refclk Residual</td>
<td>75</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
<tr>
<td>&lt; 1.5 MHz RMS Jitter</td>
<td>4.2</td>
<td></td>
<td>ps RMS</td>
<td></td>
</tr>
<tr>
<td>1.5 – 100 MHz DJ</td>
<td>30</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
<tr>
<td>&gt; 100 MHz DJ</td>
<td>27</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
</tbody>
</table>

Notes:

1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram. The CMM pattern must be transmitted during the test.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level \( V_{RXA,d} \). \( V_{RXA} \) and \( V_{RXA,d} \) are differential peak-peak output voltages.

3. The values in Table 4-13 are initially referenced to an ideal 100 Ω differential load behind 2 inches of isolated 85 Ω trace and a standard PCI Express edge finger. After reference calibration, the reference fixture is removed and the add-in card to be tested is placed into a standard PCI Express connector. The resultant values, when provided to the Receiver interconnect path of the add-in card, allow for a demonstration of compliance of the overall add-in card Receiver path. The exact setup and methodology for injecting this signal into the Receiver interconnect path of the add-in card are not specified. The values in Table 4-12 may need to be adjusted based on the exact test setup and methodology. For example, if the impedance of the test setup does not create the worst case mismatch that could be present with a real system board or the test setup does not provide crosstalk (only a single Lane is tested, etc) the values in Table 4-12 must be adjusted accordingly.

Figure 4-9: Representative Composite Eye Diagram for Add-in Card Receiver Path Compliance
4.7.5. System Board Transmitter Path Compliance Eye Diagram at 2.5 GT/s

The eye diagram for the system board’s Transmitter compliance at 2.5 GT/s is defined in Table 4-14 and Figure 4-12.

Table 4-14: System Board Transmitter Path Compliance Eye Requirements at 2.5 GT/s

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>VTXS</td>
<td>274</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 5</td>
</tr>
<tr>
<td>VTXS_d</td>
<td>253</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 5</td>
</tr>
<tr>
<td>T_TXS</td>
<td>246</td>
<td></td>
<td>ps</td>
<td>Notes 1, 3, 5</td>
</tr>
<tr>
<td>J_TXS-MEDIAN-to-MAX-JITTER</td>
<td>77</td>
<td></td>
<td>ps</td>
<td>Notes 1, 4, 5</td>
</tr>
</tbody>
</table>

Notes:
1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level (VTXS_d). VTXS and VTXS_d are minimum differential peak-peak output voltages.
3. T_TXS is the minimum eye width. The sample size for this measurement is 10^6 UI. This value can be reduced to 233 ps for simulation purpose at BER 10^-12.
4. J_TXS-MEDIAN-to-MAX-JITTER is the maximum median-to-max jitter outlier as defined in the PCI Express Base Specification, Revision 2.0. The sample size for this measurement is 10^6 UI. This value can be increased to 83.5 ps for simulation purpose at BER 10^-12.
5. The values in Table 4-14 are referenced to an ideal 100 Ω differential load at the end of the interconnect path at the edge-finger boundary on the add-in card when mated with a connector (see Figure 4-5). The eye diagram is defined and centered with respect to the jitter median. Exact conditions required for verifying compliance while generating this eye diagram are given in the PHY Electrical Test Considerations for PCI Express Architecture document.

Figure 4-10: System Board Transmitter Path Composite Compliance Eye Diagram
4.7.6. System Board Transmitter Path Compliance Eye Diagram at 5 GT/s

The system board Transmitter path measurements at 5 GT/s are made using a two port measurement methodology. Figure 4-11 shows a functional block diagram for a system board and add-in card that shows the measurement points for the two port method.

![Diagram](image)

Figure 4-11: Two Port Measurement Functional Block Diagram

Equations for the jitter at test port 1 and test port 2 and the eye closure at the add-in card Receiver from the test port signals are provided as follows:

**Data Port Measurement (Test Port 1):**

Eq.(1) \[ X_{\text{dm}}(s) = X_{\text{clk}}(s)H_1(s)e^{-st} + X_{\alpha}(s) + X_{\text{med}}(s) \]

**Clock Port Measurement (Test Port 2):**

Eq.(2) \[ X_{\text{cm}}(s) = X_{\text{clk}}(s)e^{-st} \]
Eye Closure At Receiver Due to Signals At Clock and Data Ports:

Eq. (3)  \[ Y_{ec}(s) = \left\{ [X_{clk}(s)H_1(s)e^{-sT_{dla}} + X_{tx}(s) + X_{med}(s)] - [X_{clk}(s)e^{-sT_{dla}b}][H_2(s)e^{-sT_{d2}}] \right\} \times H_3(s) \]

\[ = (X_{dm}(s) - X_{clk}(s)H_2(s)e^{-sT_{d2}}) \times H_3(s) \]

Where \( X_{clk}(s) \) is the reference clock transfer function, \( T_{dla} \) is the delay from the reference clock to the data port, \( T_{dlb} \) is the delay from the reference clock to the test port, \( X_{in}(s) \) is the driver/latch transfer function, and \( X_{med}(s) \) is the interconnect transfer function. Where the RX PLL transfer function \( H_2(s) \), and PI transfer function \( H_3(s) \) are the same as those defined in the \textit{PCI Express Base Specification, Revision 2.0} with parameters that give rise to the largest eye closure \( Y_{ec}(s) \). The delay \( T_{d2} \) is swept from -3 ns to 3 ns – consistent with the maximum transport delay that can occur in the add-in card.

The two port measurement methodology is performed according to the following steps:

- Data is gathered from test port 1 and test port 2 to obtain the spectrum \( X_{dm}(s) \) and \( X_{ex}(s) \) or equivalent.
- The eye closure \( Y_{ec}(s) \) or \( Y_{ec}(t) \) is calculated based on equation 3. \( T_{d2} \) is swept from -3 ns to 3 ns. \( H_2(s) \) is defined in Figure 4-21 of the \textit{PCI Express Base Specification, Revision 2.0}. \( H_2(s) \) is one of the following values:

\[ H_2(s) = \frac{2 \zeta \omega_{n2}s + \omega_{n2}^2}{s^2 + 2 \zeta \omega_{n2}s + \omega_{n2}^2} \]

where: \( \zeta = 0.54 \ (3 \ dB \ PK) \), \( \omega_{n2} = 8.61 \times 2 \pi \ (16 \ MHz \ 3dB \ BW) \) Mrad / s or

\[ \zeta = 0.54 \ (3 \ dB \ PK) \), \( \omega_{n2} = 4.31 \times 2 \pi \ (8 \ Mhz \ 3dB \ BW) \) Mrad / s or

\[ \zeta = 1.16 \ (1 \ dB \ PK) \), \( \omega_{n2} = 1.82 \times 2 \pi \ (5 \ MHZ \ 3dB \ BW) \) Mrad / s

- Calculate the eye closure at BER=10^{-12} based on \( Y_{ec}(t) \). The maximum eye closure for any parameters of \( T_{d2} \) and \( H_2(s) \) in the defined ranges is the total jitter assigned to the system board Transmitter + Transmitter interconnect + reference clock.
Table 4-15: System Board Transmitter Path Compliance Eye Requirements at 5 GT/s

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{TXS}$</td>
<td>300</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 4</td>
</tr>
<tr>
<td>$V_{TXS,d}$</td>
<td>300</td>
<td>1200</td>
<td></td>
<td>Notes 1, 2, 4</td>
</tr>
<tr>
<td>$T_{TXS}$ (with crosstalk)</td>
<td>95</td>
<td></td>
<td>ps</td>
<td>Notes 1, 3, 4</td>
</tr>
<tr>
<td>$T_{TXS}$ (without crosstalk)</td>
<td>108</td>
<td></td>
<td>ps</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. All Links are assumed active while generating this eye diagram. The eye diagram requires that CMM pattern (PCI Express Base Specification, Revision 2.0, Section 4.2.8) is being transmitted during the test using the de-emphasis level that the system board will use in normal operation.

2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level ($V_{TXS,d}$). $V_{TXS}$ and $V_{TXS,d}$ are minimum differential peak-peak output voltages.

3. $T_{TXS}$ is the minimum eye width. The recommended sample size for the dual port measurement is at least $10^6$ UI. The minimum eye opening at BER $10^{-12}$ is calculated based on the measured data and must not exceed $T_{TXS}$. If the system board uses non-interleaved routing, then crosstalk will be present in the measured data. If the system uses interleaved routing, then crosstalk will not be present and an adjusted minimum eye width is used.

4. The values in Table 4-15 are referenced to an ideal 100 $\Omega$ differential load at the end of an isolated 2-inch 85 $\Omega$ differential trace behind a standard PCI express edge finger. Exact conditions required for verifying compliance while generating this eye diagram are given in the PHY Electrical Test Considerations for PCI Express Architecture document.

Figure 4-12: System Board Transmitter Path Composite Compliance Eye Diagram
The system board total jitter for the Transmitter + Transmitter interconnect + reference clock must meet the requirements in Table 4-16 when decomposed into random and deterministic jitter.

<table>
<thead>
<tr>
<th>Table 4-16: System Board Jitter Requirements For 5 GT/s Signaling</th>
</tr>
</thead>
<tbody>
<tr>
<td>Max Dj (ps)</td>
</tr>
<tr>
<td>With crosstalk</td>
</tr>
<tr>
<td>Without crosstalk</td>
</tr>
</tbody>
</table>

4.7.7. **System Board Minimum Receiver Path Sensitivity Requirements at 2.5 GT/s**

The minimum sensitivity values for the system board’s Receiver path compliance at 2.5 GT/s are defined in Table 4-17 and Table 4-18. A representative eye diagram is shown in Figure 4-13.

<table>
<thead>
<tr>
<th>Table 4-17: System Board Minimum Receiver Path Sensitivity Requirements at 2.5 GT/s</th>
</tr>
</thead>
<tbody>
<tr>
<td>Parameter</td>
</tr>
<tr>
<td>VRXS</td>
</tr>
<tr>
<td>VRXS_d</td>
</tr>
<tr>
<td>TRXS</td>
</tr>
<tr>
<td>JRXS-MEDIAN-to-MAX-JITTER</td>
</tr>
</tbody>
</table>

Notes:
1. An ideal reference clock without jitter is assumed for this specification. All Links are assumed active while generating this eye diagram.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level ($V_{RXS_d}$). $V_{RXS}$ and $V_{RXS_d}$ are differential peak-peak output voltages.
3. $T_{RXS}$ is the eye width. The sample size for this measurement is $10^8$ UI. This value can be reduced to 274 ps for simulation purpose at BER $10^{-12}$.
4. $J_{RXS-MEDIAN-to-MAX-JITTER}$ is the maximum median-to-peak jitter outlier as defined in the PCI Express Base Specification, Revision 2.0. The sample size for this measurement is $10^8$ UI. This value can be increased to 63 ps for simulation purpose at BER $10^{-12}$.
5. The values in Table 4-17 are referenced to an ideal 100 $\Omega$ differential load at the end of 3-inch 85 $\Omega$ differential isolated traces behind a standard connector. The resultant values, when provided to the Receiver interconnect path of the system board, allow for a demonstration of compliance of the overall system board Receiver path. The sensitivity requirements are defined and centered with respect to the jitter median. Exact conditions required for verifying compliance while generating this eye diagram are given in the PHY Electrical Test Considerations for PCI Express Architecture document.
### 4.7.8. System Board Minimum Receiver Path Sensitivity Requirements at 5 GT/s

**Table 4-18: System Board Minimum Receiver Path Sensitivity Requirements at 5 GT/s for a Link that Operates with 3.5 dB De-emphasis**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{RXS}$</td>
<td>380</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 3</td>
</tr>
<tr>
<td>$V_{RXS_d}$</td>
<td>380</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 3</td>
</tr>
<tr>
<td>1.5 – 100 MHz RMS Jitter</td>
<td>1.4</td>
<td></td>
<td>ps RMS</td>
<td></td>
</tr>
<tr>
<td>&lt; 1.5 MHz RMS Jitter</td>
<td>3.0</td>
<td></td>
<td>ps RMS</td>
<td></td>
</tr>
<tr>
<td>1.5 – 100 MHz DJ</td>
<td>30</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
<tr>
<td>&gt; 100 MHz DJ</td>
<td>27</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**
1. All Links are assumed active while generating this eye diagram.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level ($V_{RXS_d}$). $V_{RXS}$ and $V_{RXS_d}$ are differential peak-peak output voltages.
3. The values in Table 4-18 are referenced to an ideal 100 Ω differential load behind 3 inches of isolated 85 Ω trace and a standard PCI Express connector. After reference calibration, the reference fixture is removed and a standard PCI Express edge finger is placed into the PCI Express connector to be tested. The resultant values, when provided to the Receiver interconnect path of the system board, allow for a demonstration of compliance of the overall system board Receiver path. The exact setup and methodology for injecting this signal into the Receiver interconnect path of the system board are not specified. The values in Table 4-12 must be adjusted accordingly.

**Table 4-19: System Board Minimum Receiver Path Sensitivity Requirements at 5 GT/s for a Link that Operates with 6.0 dB De-emphasis**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{RXS}$</td>
<td>306</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 3</td>
</tr>
<tr>
<td>$V_{RXS_d}$</td>
<td>260</td>
<td>1200</td>
<td>mV</td>
<td>Notes 1, 2, 3</td>
</tr>
<tr>
<td>1.5 – 100 MHz RMS Jitter</td>
<td>1.4</td>
<td></td>
<td>ps RMS</td>
<td></td>
</tr>
<tr>
<td>&lt; 1.5 MHz RMS Jitter</td>
<td>3.0</td>
<td></td>
<td>ps RMS</td>
<td></td>
</tr>
<tr>
<td>1.5 – 100 MHz DJ</td>
<td>30</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
<tr>
<td>&gt; 100 MHz DJ</td>
<td>27</td>
<td></td>
<td>ps PP</td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**
1. All Links are assumed active while generating this eye diagram.
2. Transition and non-transition bits must be distinguished in order to measure compliance against the de-emphasized voltage level \((V_{RXS_d})\). \(V_{RXS}\) and \(V_{RXS_d}\) are differential peak-peak output voltages.

3. The values in Table 4-19 are referenced to an ideal 100 Ω differential load behind 3 inches of isolated 85 Ω trace and a standard PCI Express connector. After reference calibration, the reference fixture is removed and a standard PCI Express edge finger is placed into the PCI Express connector to be tested. The resultant values, when provided to the Receiver interconnect path of the system board, allow for a demonstration of compliance of the overall system board Receiver path. The exact setup and methodology for injecting this signal into the Receiver interconnect path of the system board are not specified. The values in Table 4-19 may need to be adjusted based on the exact test setup and methodology. For example, if the impedance of the test setup does not create the worst case mismatch that could be present with a real add-in card or the test setup does not provide crosstalk (only a single Lane is tested, etc) the values in Table 4-12 must be adjusted accordingly.

Figure 4-13: Representative Composite Eye Diagram for System Board Receiver Path Compliance
5. Connector Specification

A family of PCI Express vertical edge card connectors supports x1, x4, x8, and x16 Link widths to suit different bandwidth requirements. These connectors support the PCI Express signal and power requirements, as well as auxiliary signals used to facilitate the interface between system board and add-in card hardware. This chapter defines the connector mating interfaces and footprints, as well as the electrical, mechanical, and environmental requirements.

5.1. Connector Pinout

Table 5-1 shows the pinout definition for the x1, x4, x8, and x16 PCI Express connectors. The auxiliary pins are identified in the shaded areas.

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Side B</th>
<th>Name</th>
<th>Description</th>
<th>Side A</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>+12V</td>
<td>+12V</td>
<td>12 V power</td>
<td>PRSNT1#</td>
<td>Hot-Plug presence detect</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>+12V</td>
<td>+12V</td>
<td>12 V power</td>
<td>+12V</td>
<td>12 V power</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>+12V</td>
<td>+12V</td>
<td>12 V power</td>
<td>+12V</td>
<td>12 V power</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
<td>GND</td>
<td>Ground</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>SMCLK</td>
<td>SMBus (System Management Bus) clock</td>
<td>JTAG2</td>
<td>TCK (Test Clock), clock input for JTAG interface</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>SMDAT</td>
<td>SMBus (System Management Bus) data</td>
<td>JTAG3</td>
<td>TDI (Test Data Input)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
<td>JTAG4</td>
<td>TDO (Test Data Output)</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>+3.3V</td>
<td>+3.3V</td>
<td>3.3 V power</td>
<td>JTAG5</td>
<td>TMS (Test Mode Select)</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>JTAG1</td>
<td>TRST# (Test Reset) resets the JTAG interface</td>
<td>+3.3V</td>
<td>3.3 V power</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>3.3Vaux</td>
<td>3.3 V auxiliary power</td>
<td>+3.3V</td>
<td>3.3 V power</td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>WAKE#</td>
<td>Signal for Link reactivation</td>
<td>PERST#</td>
<td>Fundamental reset</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pin #</td>
<td>Side B</td>
<td>Description</td>
<td>Side A</td>
<td>Description</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-------</td>
<td>-----------------</td>
<td>---------------------------</td>
<td>-----------------</td>
<td>---------------------------</td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>RSVD</td>
<td>Reserved</td>
<td>GND</td>
<td>Ground</td>
<td></td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>Ground</td>
<td>REFCLK+</td>
<td>Reference clock (differential pair)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>PETp0</td>
<td>Transmitter differential pair, Lane 0</td>
<td>REFCLK-</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>PETn0</td>
<td>GND</td>
<td>PERp0</td>
<td>Receiver differential pair, Lane 0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>16</td>
<td>GND</td>
<td>Ground</td>
<td>PERn0</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>PRSNT2#</td>
<td>Hot-Plug presence detect</td>
<td>GND</td>
<td>Ground</td>
<td></td>
<td></td>
</tr>
<tr>
<td>18</td>
<td>GND</td>
<td>Ground</td>
<td>GND</td>
<td>Ground</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

End of the x1 connector

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Side B</th>
<th>Description</th>
<th>Side A</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>19</td>
<td>PETp1</td>
<td>Transmitter differential pair, Lane 1</td>
<td>RSVD</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td>PETn1</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>21</td>
<td>GND</td>
<td>Ground</td>
<td>PERp1</td>
<td>Receiver differential pair, Lane 1</td>
</tr>
<tr>
<td>22</td>
<td>GND</td>
<td>Ground</td>
<td>PERn1</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>PETp2</td>
<td>Transmitter differential pair, Lane 2</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>24</td>
<td>PETn2</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>25</td>
<td>GND</td>
<td>Ground</td>
<td>PERp2</td>
<td>Receiver differential pair, Lane 2</td>
</tr>
<tr>
<td>26</td>
<td>GND</td>
<td>Ground</td>
<td>PERn2</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>PETp3</td>
<td>Transmitter differential pair, Lane 3</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>28</td>
<td>PETn3</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>29</td>
<td>GND</td>
<td>Ground</td>
<td>PERp3</td>
<td>Receiver differential pair, Lane 3</td>
</tr>
<tr>
<td>30</td>
<td>RSVD</td>
<td>Reserved</td>
<td>PERn3</td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>PRSNT2#</td>
<td>Hot-Plug presence detect</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>32</td>
<td>GND</td>
<td>Ground</td>
<td>RSVD</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

End of the x4 connector

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Side B</th>
<th>Description</th>
<th>Side A</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>33</td>
<td>PETp4</td>
<td>Transmitter differential pair, Lane 4</td>
<td>RSVD</td>
<td>Reserved</td>
</tr>
<tr>
<td>34</td>
<td>PETn4</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>35</td>
<td>GND</td>
<td>Ground</td>
<td>PERp4</td>
<td>Receiver differential pair, Lane 4</td>
</tr>
<tr>
<td>36</td>
<td>GND</td>
<td>Ground</td>
<td>PERn4</td>
<td></td>
</tr>
<tr>
<td>37</td>
<td>PETp5</td>
<td>Transmitter differential pair, Lane 5</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>38</td>
<td>PETn5</td>
<td>GND</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>Pin #</td>
<td>Side B</td>
<td>Description</td>
<td>Side A</td>
<td>Description</td>
</tr>
<tr>
<td>------</td>
<td>--------</td>
<td>-------------</td>
<td>-------</td>
<td>-------------</td>
</tr>
<tr>
<td>39</td>
<td>GND</td>
<td>Ground</td>
<td>PERp5</td>
<td>Receiver differential pair, Lane 5</td>
</tr>
<tr>
<td>40</td>
<td>GND</td>
<td>Ground</td>
<td>PERn5</td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>PETp6</td>
<td>Transmitter differential pair, Lane 6</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>42</td>
<td>PETn6</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>43</td>
<td>GND</td>
<td>Ground</td>
<td>PERp6</td>
<td>Receiver differential pair, Lane 6</td>
</tr>
<tr>
<td>44</td>
<td>GND</td>
<td>Ground</td>
<td>PERn6</td>
<td></td>
</tr>
<tr>
<td>45</td>
<td>PETp7</td>
<td>Transmitter differential pair, Lane 7</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>46</td>
<td>PETn7</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>47</td>
<td>GND</td>
<td>Ground</td>
<td>PERp7</td>
<td>Receiver differential pair, Lane 7</td>
</tr>
<tr>
<td>48</td>
<td>PRSNT2#</td>
<td>Hot-Plug presence detect</td>
<td>PERn7</td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>GND</td>
<td>Ground</td>
<td>GND</td>
<td>Ground</td>
</tr>
</tbody>
</table>

End of the x8 connector

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Side B</th>
<th>Description</th>
<th>Side A</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>50</td>
<td>PETp8</td>
<td>Transmitter differential pair, Lane 8</td>
<td>RSVD</td>
<td>Reserved</td>
</tr>
<tr>
<td>51</td>
<td>PETn8</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>52</td>
<td>GND</td>
<td>Ground</td>
<td>PERp8</td>
<td>Receiver differential pair, Lane 8</td>
</tr>
<tr>
<td>53</td>
<td>GND</td>
<td>Ground</td>
<td>PERn8</td>
<td></td>
</tr>
<tr>
<td>54</td>
<td>PETp9</td>
<td>Transmitter differential pair, Lane 9</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>55</td>
<td>PETn9</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>56</td>
<td>GND</td>
<td>Ground</td>
<td>PERp9</td>
<td>Receiver differential pair, Lane 9</td>
</tr>
<tr>
<td>57</td>
<td>GND</td>
<td>Ground</td>
<td>PERn9</td>
<td></td>
</tr>
<tr>
<td>58</td>
<td>PETp10</td>
<td>Transmitter differential pair, Lane 10</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>59</td>
<td>PETn10</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>60</td>
<td>GND</td>
<td>Ground</td>
<td>PERp10</td>
<td>Receiver differential pair, Lane 10</td>
</tr>
<tr>
<td>61</td>
<td>GND</td>
<td>Ground</td>
<td>PERn10</td>
<td></td>
</tr>
<tr>
<td>62</td>
<td>PETp11</td>
<td>Transmitter differential pair, Lane 11</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>63</td>
<td>PETn11</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>64</td>
<td>GND</td>
<td>Ground</td>
<td>PERp11</td>
<td>Receiver differential pair, Lane 11</td>
</tr>
<tr>
<td>65</td>
<td>GND</td>
<td>Ground</td>
<td>PERn11</td>
<td></td>
</tr>
<tr>
<td>66</td>
<td>PETp12</td>
<td>Transmitter differential pair, Lane 12</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>67</td>
<td>PETn12</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>Pin #</td>
<td>Side B</td>
<td>Description</td>
<td>Side A</td>
<td>Description</td>
</tr>
<tr>
<td>-------</td>
<td>--------</td>
<td>-------------</td>
<td>--------</td>
<td>-------------</td>
</tr>
<tr>
<td></td>
<td>Name</td>
<td>Description</td>
<td>Name</td>
<td>Description</td>
</tr>
<tr>
<td>68</td>
<td>GND</td>
<td>Ground</td>
<td>PERp12</td>
<td>Receiver differential pair, Lane 12</td>
</tr>
<tr>
<td>69</td>
<td>GND</td>
<td>Ground</td>
<td>PERn12</td>
<td></td>
</tr>
<tr>
<td>70</td>
<td>PETp13</td>
<td>Transmitter differential pair, Lane 13</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>71</td>
<td>PETn13</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>72</td>
<td>GND</td>
<td>Ground</td>
<td>PERp13</td>
<td>Receiver differential pair, Lane 13</td>
</tr>
<tr>
<td>73</td>
<td>GND</td>
<td>Ground</td>
<td>PERn13</td>
<td></td>
</tr>
<tr>
<td>74</td>
<td>PETp14</td>
<td>Transmitter differential pair, Lane 14</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>75</td>
<td>PETn14</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>76</td>
<td>GND</td>
<td>Ground</td>
<td>PERp14</td>
<td>Receiver differential pair, Lane 14</td>
</tr>
<tr>
<td>77</td>
<td>GND</td>
<td>Ground</td>
<td>PERn14</td>
<td></td>
</tr>
<tr>
<td>78</td>
<td>PETp15</td>
<td>Transmitter differential pair, Lane 15</td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>79</td>
<td>PETn15</td>
<td></td>
<td>GND</td>
<td>Ground</td>
</tr>
<tr>
<td>80</td>
<td>GND</td>
<td>Ground</td>
<td>PERp15</td>
<td>Receiver differential pair, Lane 15</td>
</tr>
<tr>
<td>81</td>
<td>PRSNT2#</td>
<td>Hot-Plug presence detect</td>
<td>PERn15</td>
<td></td>
</tr>
<tr>
<td>82</td>
<td>RSVDD</td>
<td>Reserved</td>
<td>GND</td>
<td>Ground</td>
</tr>
</tbody>
</table>

End of the x16 connector

The following points should be noted:

- The pins are numbered as shown in Figure 5-2 in ascending order from the left to the right, with side A on the top of the centerline and side B on the bottom of the centerline.
- The PCI Express interface pins PETpx, PETnx, PERpx, and PERnx are named with the following convention: “PE” stands for PCI Express high speed, “T” for Transmitter, “R” for Receiver, “p” for positive (+), and “n” for negative (-).
- By default, PETpx and PETnx pins (the Transmitter differential pair of the connector) shall be connected to the PCI Express Transmitter differential pair on the system board, and to the PCI Express Receiver differential pair on the add-in card.
- By default, PERpx and PERnx pins (the Receiver differential pair of the connector) shall be connected to the PCI Express Receiver differential pair on the system board, and to the PCI Express Transmitter differential pair on the add-in card.
- However, the “p” and “n” connections may be reversed to simplify PCB trace routing and minimize vias if needed. All PCI-Express Receivers incorporate automatic Lane Polarity Inversion as part of the Link Initialization and Training and will correct the polarity independently on each Lane. Refer to Section 4.2.4. of the PCI Express Base Specification, Revision 2.0.
If the component on the system board or add-in card does not support the optional PCI Express Lane Reversal functions, they must connect each Transmitter and Receiver Lane to the add-in card connector lanes as shown in Table 5-1. For example, a x4 component must connect Lane 0 to 0, Lane 1 to 1, Lane 2 to 2, and Lane 3 to 3.

If the component on the system board or add-in card supports the optional PCI Express Lane Reversal function, it may connect each Transmitter and Receiver Lane to the add-in card connector lanes as shown in Table 5-1 or it may connect the Transmitter and Receiver lanes using a reversed Lane ordering. Either Lane ordering may be used to simplify PCB trace routing and minimize vias. However, the transmitting and receiving lanes must be connected with the same Lane ordering. For example, a x4 component may connect Lane 0 to 0, Lane 1 to 1, Lane 2 to 2, and Lane 3 to 3 or it may connect Lane 0 to 3, Lane 1 to 2, Lane 2 to 1, and Lane 3 to 0.

The connectors and the add-in cards are keyed such that smaller add-in cards can be put in larger connectors. For example, a x1 card can be inserted into the x4, x8, and x16 connectors. This is referred to as up-plugging.

Adjacent differential pairs are separated by two ground pins to manage the connector crosstalk.

See Chapter 2 for auxiliary signals description and implementation, except the +3.3Vaux and PRSNT1# and PRSNT2# pins. The requirements for +3.3Vaux are discussed in Chapter 4 and presence detect is discussed in Chapter 3.

PRSNT1# and PRSNT2# pins are for card presence detect. One present detect pin at each end of a connector guarantees that at least one of the present detect pins is last-mate/first-break. More than two PRSNT2# pins in the x4, x8, and x16 PCI Express connectors are for the purpose of supporting up-plugging. See Chapter 3 for detailed discussions on presence detect.

The sequential mating for Hot-Plug is accomplished by staggering the edge fingers on the add-in card, as shown in Section 5.2. Detailed requirements on Hot-Plug are covered in Chapter 3.

Power pins (+3.3V, +3.3Vaux, and +12V) are defined based on the PCI Express power delivery requirements specified in Chapter 4, with the connector contact carrying capability being 1.1 A per pin. The power that goes through the connector shall not exceed the maximum power specified for a given add-in card size, as defined in Table 4-2.
5.2. Connector Interface Definitions

The PCI Express connector outline, footprint, and the corresponding add-in card edge-finger dimensions are shown in Figure 5-1, Figure 5-2, and Figure 5-3.

Figure 5-1: Connector Form Factor
Figure 5-2: Recommended Footprint
Figure 5-3: Add-in Card Edge-Finger Dimensions
The following points should be noted:

- The connector has a 1.00 mm contact pitch.
- The connector shall be pre-loaded, similar to the PCI connector.
- The connector footprint (Figure 5-2) requires two 2.35 mm diameter location holes, working with either plastic pegs/posts or metal board locks. Metal board locks are allowed, although Figure 5-1 shows only the plastic pegs on the connector housing.
- Figure 5-3 defines only the mating interface related dimensions. Other add-in card dimensions are defined in Chapter 6.
- The PRSNT1# and PRSNT2# pins shown in Figure 5-3 are 1 mm shorter than the other fingers. Those pins are designated as A1, B17, B31, B48, and B81, where applicable. No plating tie bar is allowed underneath the PRSNT1# and PRSNT2# pins because those pins are meant to be last-mate and first-break.
- As shown in Figure 5-1, an optional ridge feature is defined on the top of the connector housing on one side. This feature can be used to facilitate card retention. A retention clip may be mounted on an add-in card and latched on the ridge.
- Two types of add-in cards must be “retention ready”:
  - Graphics cards
  - x1, x4, x8, or x16 I/O cards that in the judgment of the OEM or card manufacturers have sufficient weight or length that the card may need an additional retention point for stability

Retention ready means that the add-in card manufacturer must have selected (or created) a retention mechanism and made provisions on the card to facilitate the retention mechanism. The reference retention mechanism designs and related component keep-out or height restriction areas are defined in the PCI Express Graphics Card Thermal Mechanical Design Guidelines.

The full-length card 321.00 mm (12.283 inches) long is considered retention ready. The mounting holes on one end of the full-length card allow the optional PCI card retainer to be installed to secure the card. See Section 6.1.

- Detailed connector contact and housing designs are up to each connector vendor, as long as the requirements of form, fit, and function are met.
5.3. Signal Integrity Requirements and Test Procedures

5.3.1. Signal Integrity Requirements
The procedures outlined in the following ANSI Electronics Industry Alliance (EIA) standards documents shall be followed:

- EIA 364-101 – Attenuation Test Procedure for Electrical Connectors, Sockets, Cable Assemblies or Interconnection Systems
- EIA 364-90 – Crosstalk Ratio Test Procedure for Electrical Connectors, Sockets, Cable Assemblies or Interconnection Systems
- EIA 364-108 – Impedance, Reflection Coefficient, Return Loss, and VSWR Measured in the Time and Frequency Domain Test Procedure for Electrical Connectors, Sockets, Cable Assemblies or Interconnection Systems

5.3.2. Signal Integrity Requirements and Test Procedures for 2.5 GT/s Support
A common electrical test fixture is specified and used for evaluating connector signal integrity. The test fixture will have 0.1524-mm (6-mil) wide 50-Ω single ended traces that must be uncoupled. The impedance variation of those traces shall be controlled within ±5%. Refer to the PCI Express Connector High Speed Electrical Test Procedure for detailed discussions on the test fixture.

Detailed testing procedures are specified in the PCI Express Connector High Speed Electrical Test Procedure. This document should be used in conjunction with the standard test fixture.

For the insertion loss and return loss tests, the measurement shall include 1.2-inch long PCB traces (0.6 inches on the system board and 0.6 inches on the add-in card). Note that the edge finger pad is not counted as the add-in card PCB trace. It is considered to be part of the connector interface. The 1.2-inch PCB trace included in the connector measurement is a part of the trace length allowed on the system board. See Section 4.6 for a discussion of the electrical budget.

Either single ended measurements that are processed to extract the differential characteristics or true differential measurements are allowed. The detailed definition and description of the test fixture and the measurement procedures are provided separately in a document entitled PCI Express Connector High Speed Electrical Test Procedure.

An additional consideration for the connector electrical performance is the connector-to-system board and the connector-to-add-in-card launches. The connector through hole pad and anti-pad sizes shall follow good electrical design practices to minimize impedance discontinuity. On the add-in card, the ground and power planes underneath the PCI Express high-speed signals (edge fingers) shall be removed. Otherwise the edge fingers will have too much capacitance and greatly degrade connector performance. A more detailed discussion on the add-in card electrical design can be found in the PCI Express Connector High Speed Electrical Test Procedure.
Table 5-2 lists the electrical signal integrity parameters, requirements, and test procedures.

### Table 5-2: Signal Integrity Requirements and Test Procedures For 2.5 GT/s Support

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Procedure</th>
<th>Requirements</th>
</tr>
</thead>
<tbody>
<tr>
<td>Differential Insertion Loss (DDIL)</td>
<td>EIA 364-101&lt;br&gt;The EIA standard must be used with the following considerations:&lt;br&gt;1. The step-by-step measurement procedure is outlined in the <em>PCI Express Connector High Speed Electrical Test Procedure</em> document (see Note 1 below).&lt;br&gt;2. A common test fixture for connector characterization shall be used.&lt;br&gt;3. This is a differential insertion loss requirement. Either true differential measurements must be made or post processing of the single ended measurements must be done to extract the differential characteristics of the connector. The methodology of doing so is covered in the <em>PCI Express Connector High Speed Electrical Test Procedure</em> document (Note 1).</td>
<td>≤ 1 dB up to 1.25 GHz;&lt;br&gt;≤ [1.6*(F-1.25)+1] dB for 1.25 GHz &lt; f ≤ 3.75 GHz (for example, ≤5 dB at f = 3.75 GHz)</td>
</tr>
<tr>
<td>Differential Return Loss (DDRL)</td>
<td>EIA 364-108&lt;br&gt;The EIA standard must be used with the following considerations:&lt;br&gt;1. The step-by-step measurement procedure is outlined in the <em>PCI Express Connector High Speed Electrical Test Procedure</em> document (Note 1).&lt;br&gt;2. A common test fixture for connector characterization shall be used.&lt;br&gt;3. This is a differential return loss requirement. Either true differential measurements must be made or post processing of the single ended measurements must be done to extract the differential characteristics of the connector. The methodology of doing so is covered in the <em>PCI Express Connector High Speed Electrical Test Procedure</em> document (Note 1).</td>
<td>≤ -12 dB up to 1.3 GHz;&lt;br&gt;≤ -7 dB for 1.3 GHz &lt; f ≤ 2 GHz;&lt;br&gt;≤ -4 dB for 2 GHz &lt; f ≤ 3.75 GHz</td>
</tr>
<tr>
<td>Intra-pair Skew</td>
<td>Intra-pair skew must be achieved by design; measurement not required.</td>
<td>5 ps max</td>
</tr>
</tbody>
</table>
Parameter | Procedure | Requirements
--- | --- | ---
Differential Near End Crosstalk: DDNEXT | EIA 364-90
The EIA standard must be used with the following considerations:
1. The crosstalk requirement is with respect to all the adjacent differential pairs including the crosstalk from opposite sides of the connector, as illustrated in Figure 5-4. This is reflected in the measurement procedure.
2. The step-by-step measurement procedure is outlined in the PCI Express Connector High Speed Electrical Test Procedure document.
3. A common test fixture for connector characterization shall be used.
4. This is a differential crosstalk requirement between a victim differential signal pair and all of its adjacent differential signal pairs. Either true differential measurements must be made or post processing of the single ended measurements must be done to extract the differential crosstalk of the connector. The methodology of doing so is covered in the PCI Express Connector High Speed Electrical Test Procedure document (see Note 1 below).

Jitter | By design; measurement not required. | 10 ps max

Notes:
1. The PCI Express Connector High Speed Electrical Test Procedure is available separately.
2. A typical approach to making these measurements is with a network analyzer or a TDR oscilloscope. Differential measurements require the use of a two port (or a four port) instrument to measure the connector. The differential parameters may be measured directly if the equipment supports “True” differential excitation (“True” differential excitation is the simultaneous application of a signal to one line of the pair and a 180 degree phase shifted version of the signal to the second line of the pair). If single ended measurements are made, the differential connector parameters must be derived from the single ended measurements as defined in the PCI Express Connector High Speed Electrical Test Procedure.
3. The connector shall be targeted for a 100 Ω differential impedance.
In Figure 5-4, pairs marked as 11-9, 5-7, 15-13, and 17-19 are the adjacent pairs with respect to the victim pair 1-3.

**Figure 5-4: Illustration of Adjacent Pairs**

### 5.3.3. Signal Integrity Requirements and Test Procedures for 5 GT/s Support

An electrical test fixture must be used for evaluating connector signal integrity. The test fixture effects, not including the connector via, are deembedded from measurements. A section is provided with test fixture requirements and recommendations.

Table 5-3 lists the electrical signal integrity parameters, requirements, and test procedures.
<table>
<thead>
<tr>
<th>Parameter</th>
<th>Procedure</th>
<th>Requirements</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Differential Insertion Loss (DDIL)</strong></td>
<td>EIA 364-101</td>
<td>≥0.5 dB up to 2.5 GHz;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>≥[-0.5*(f-2.5)] dB for 2.5 GHz &lt; f ≤ 5 GHz (for example, ≥-2.5 dB at f = 5 GHz);</td>
</tr>
<tr>
<td></td>
<td></td>
<td>≥[-3.0*(f-5)+2.5] dB for 5 GHz &lt; f ≤ 7.5 GHz (for example, ≥-10 dB at f = 7.5 GHz)</td>
</tr>
<tr>
<td>1. The measured differential S parameter shall be referenced to an 85 Ω differential impedance.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2. The test fixture shall meet the test fixture requirement defined in Section 5.4.2.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3. The test fixture effect shall be removed from the measured S parameters. Refer to Note 1.</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Differential Return Loss (DDRL)</strong></td>
<td>EIA 364-108</td>
<td>≤-15 dB up to 3.0 GHz;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>≤-5 dB for 3.0 GHz &lt; f ≤ 5 GHz;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>≤-1 dB for 5.0 GHz &lt; f ≤ 7.5 GHz</td>
</tr>
<tr>
<td>1. The measured differential S parameter shall be referenced to an 85 Ω differential impedance.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2. The test fixture shall meet the test fixture requirement in Section 5.4.2.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3. The test fixture effect shall be removed. Refer to Note 1.</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Intra-pair Skew</strong></td>
<td>Intra-pair skew must be achieved by design; measurement not required.</td>
<td>5 ps max</td>
</tr>
<tr>
<td><strong>Differential Near End Crosstalk (DDNEXT)</strong></td>
<td>EIA 364-90</td>
<td>≤-32 dB up to 2.5 GHz;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>≤-26 dB for 2.5 GHz &lt; f ≤ 5.0 GHz;</td>
</tr>
<tr>
<td></td>
<td></td>
<td>≤-20 dB for 5.0 GHz &lt; f ≤ 7.5 GHz</td>
</tr>
<tr>
<td>1. The crosstalk requirement is with respect to all the adjacent differential pairs including the crosstalk from opposite sides of the connector, as illustrated in Figure 5-4.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2. This is a differential crosstalk requirement between a victim differential signal pair and all of its adjacent differential signal pairs. The measured differential S parameter shall be referenced to an 85 Ω differential impedance.</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Notes:**
1. The specified S parameters requirements are for connector only, not including the test fixture effect. While the TRL calibration method is recommended, other calibration methods are allowed.
5.3.3.1 Test Fixture Requirements

The test fixture for connector S-parameter measurement should be designed and built to the following requirements:

The test fixture shall be an FR4-based PCB of the microstrip structure; the dielectric thickness or stackup shall be approximately .102 mm (4 mils).

The total thickness of the test fixture PCB shall be 1.57 mm (0.62”) and the test add-in card should be a break-out card fabricated in the same PCB panel for the fixture.

The measurement signals shall be launched into the connector from the top of the test fixture, capturing the through-hole stub effect.

Traces between the connector and measurement ports (SMA or microprobe) should be uncoupled.

The trace lengths between the connector and measurement port shall be minimized. The maximum trace length shall not exceed 45.72 mm (1800 mils). The trace lengths between the connector and measurement port on the test baseboard and add-in card shall be equal. Note that the edge finger pad is not counted as the add-in card PCB trace; it is considered as a part of the connector interface.

All of the traces on the test board and add-in card must be held to a characteristic impedance of 50 Ω with a tolerance of ±7%.

The test add-in card edge finger pads shall be fabricated per mechanical specification defined in Figure 5-3. The ground plane immediately underneath the edge finger pads must be removed.

The through-hole on the test board shall have the following stackup: .711-mm (28-mil) finished hole, 1.067-mm (42-mil) pad, and 1.473-mm (58-mil) anti-pad.

Use of SMA connectors is recommended. The SMA launch structure shall be designed to minimize the connection discontinuity from SMA to the trace. The impedance range of the SMA seen from a TDR with a 60 ps rise time is recommended to be within 50 ±7 Ω.

If a fixture with other characteristics is used, the fixture effects must be reliably removed and must not impact measurement accuracy.

5.4. Connector Environmental and Other Requirements

5.4.1. Environmental Requirements

Connector environmental tests shall follow EIA-364-1000.01, Environmental Test Methodology for Assessing the Performance of Electrical Connectors and Sockets Used in Business Office Applications. The test groups/sequences and durations shall be derived from the following requirements:

- Durability (mating/unmating) rating of 50 cycles
- Field temperature: 65 °C
- Field life: seven years
Since the connector defined in Section 5.2 has far more than 0.127 mm wipe length, Test Group 6 in EIA-364-1000.01 is not required. Test Group 7 in EIA-364-1000.01 is optional since the durability cycles is $\leq 50$. The temperature life test duration and the mixed flowing gas test duration values are derived from EIA 364-1000.01 based on the field temperature, using simple linear interpolation. Table 5-4 lists these values.

### Table 5-4: Test Durations

<table>
<thead>
<tr>
<th>Test</th>
<th>Duration/Temperature</th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Life</td>
<td>168 hours at 105 °C</td>
</tr>
<tr>
<td>Temperature Life (preconditioning)</td>
<td>92 hours at 105 °C</td>
</tr>
<tr>
<td>Mixed Flowing Gas</td>
<td>10 days</td>
</tr>
</tbody>
</table>

The low level contact resistance (LLCR) is required to be 30 m$\Omega$ or less, initially. Note that the contact resistance measurement points shall include the solder tail and the contact-mating interface, as illustrated in Figure 5-5. The resistance change, which is defined as the change in LLCR between the reading after stress and the initial reading, shall not exceed the value that is to be specified by each OEM to best suit their needs.

![Contact Resistance Measurement Points](OM14762)

**Figure 5-5: Contact Resistance Measurement Points**

To be sure that the environmental tests measure the stability of the connector, the add-in cards used shall have edge finger tabs with a minimum plating thickness of 30 microinches of gold over 50 microinches of nickel for the environmental test purpose only. Furthermore, it is highly desirable that testing gives an indication of the stability of the connector when add-in cards at the lower and upper limit of the card thickness requirement are used. In any case, both the edge tab plating thickness and the card thickness shall be recorded in the environmental test report.
5.4.2. Mechanical Requirements

Table 5-5 lists the mechanical parameters and requirements. Note that the sample size shall follow Section 2.2.1 of EIA-364-1000.01.

<table>
<thead>
<tr>
<th>Test Description</th>
<th>Procedure</th>
<th>Requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>Visual and dimensional</td>
<td>EIA 364-18 Visual, dimensional, and functional</td>
<td>Meets product drawing requirements</td>
</tr>
<tr>
<td>inspections</td>
<td>per applicable quality inspection plan</td>
<td></td>
</tr>
<tr>
<td>Insertion force</td>
<td>EIA 364-13 Measure the force necessary to</td>
<td>1.15 N maximum per contact pair</td>
</tr>
<tr>
<td></td>
<td>mate the connector assemblies at a maximum</td>
<td></td>
</tr>
<tr>
<td></td>
<td>rate of 12.5 mm (0.492 inches) per minute,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>using a steel gauge 1.70 mm thick with a</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tolerance + 0.00, - .01 mm.</td>
<td></td>
</tr>
<tr>
<td>Removal force</td>
<td>EIA 364-13 Measure the force necessary to</td>
<td>0.15 N minimum per contact pair</td>
</tr>
<tr>
<td></td>
<td>unmate the connector assemblies at maximum</td>
<td></td>
</tr>
<tr>
<td></td>
<td>rate of 12.5 mm (0.492 inches) per minute,</td>
<td></td>
</tr>
<tr>
<td></td>
<td>using a steel gauge 1.44 mm thick with a</td>
<td></td>
</tr>
<tr>
<td></td>
<td>tolerance + .01, - 0.00 mm.</td>
<td></td>
</tr>
</tbody>
</table>
5.4.3. **Current Rating Requirement**
Table 5-6 lists the contact current rating requirement and test procedure.

<table>
<thead>
<tr>
<th>Test Order</th>
<th>Test</th>
<th>Procedure</th>
<th>Condition</th>
<th>Requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Contact current rating</td>
<td>EIA 364-70 method 2&lt;br&gt;The sample size is a minimum of three mated connectors.&lt;br&gt;The sample shall be soldered on a PC board with the appropriate footprint.&lt;br&gt;Wire the eight power pins (B1, B2, B3, A2, A3, B8, A9, and A10) and the eight nearest ground pins (A4, B4, B7, A12, B13, A15, B16, and B18) in a series circuit. The mated add-in card is included in this circuit. The add-in card shall have 1 oz. copper traces and its mating geometry shall conform to the applicable PCI Express drawings.&lt;br&gt;A thermocouple of 30 AWG or less shall be placed on the card edge finger pad (pins B2 and A9) as close to the mating contact as possible.&lt;br&gt;Conduct a temperature rise vs. current test.</td>
<td>Mated</td>
<td>1.1 A per pin minimum&lt;br&gt;The temperature rise above ambient shall not exceed 30 °C. The ambient condition is still air at 25 °C.</td>
</tr>
</tbody>
</table>

5.4.4. **Additional Considerations**
Table 5-7 lists the additional requirements.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Procedure</th>
<th>Requirement</th>
</tr>
</thead>
<tbody>
<tr>
<td>Flammability</td>
<td>UL94V-1 minimum</td>
<td>Material certification or certificate of compliance required with each lot to satisfy the Underwriters Laboratories follow-up service requirements.</td>
</tr>
<tr>
<td>Lead-free soldering</td>
<td></td>
<td>Connector must be compatible with lead free soldering process.</td>
</tr>
<tr>
<td>Connector Color</td>
<td></td>
<td>Color of the connector should be black. Exceptions will be made for color coding schemes that call for a different color of this connector.</td>
</tr>
</tbody>
</table>
This specification does not attempt to define the connector requirements that are considered application-specific. It is up to the users and their connector suppliers to determine if additional requirements shall be added to satisfy the application needs. The system level shock and vibration tests are considered application-specific because results will depend on card weight and size, chassis stiffness, and retention mechanisms, as well as the connector. Therefore those tests are not specified in the connector specification. It will be up to each system OEM to decide how the shock and vibration tests shall be done.
6. Add-in Card Form Factors and Implementation

6.1. Add-in Card Form Factors

To enable the reuse of existing chassis slots, the PCI Express add-in cards are similar to the PCI add-in card form factor. Two PCI Express add-in card heights are defined: the standard height of 111.15 mm (4.376 inches) maximum and the low profile of 68.90 mm (2.731 inches) maximum. Note that card height is measured from the bottom of the edge finger to the top of the card (see Figure 6-1 and Figure 6-3). Table 6-1 lists the add-in card sizes corresponding to different PCI Express Link widths.

<table>
<thead>
<tr>
<th>Link Width</th>
<th>Height</th>
<th>Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>x1, x4, x8(^4)</td>
<td>Standard height, half length card</td>
<td>111.15 mm (4.376 inches) max.</td>
</tr>
<tr>
<td>x1, x4, x8, x16</td>
<td>Standard height, full length cards</td>
<td>111.15 mm (4.376 inches) max.</td>
</tr>
<tr>
<td></td>
<td>Low profile cards</td>
<td>68.90 mm (2.731 inches) max.</td>
</tr>
</tbody>
</table>

The x1 cards allow two different maximum lengths. The x1 standard height, half length card has a maximum length of 167.65 mm (6.600 inches), with applications in the mainstream desktop and other platforms. The x1 standard height, full-length card allows a maximum length of 312.00 mm (12.283 inches). It is defined for applications that require more real estate than the half length card provides.

It should be noted that the maximum length specifies what the system design must accommodate. An add-in card can be any length up to the maximum for a particular Link width. For example, a x4 standard height card with a 177.80-mm (7.00-inch) length can be installed in a system that

\(^4\) As described in Table 4-2 a x1 add-in card that consumes more than 10 W must have a length greater than the half length card maximum.

\(^5\) Not all system designs will support this length of add-in card. It is strongly recommended that standard height add-in cards be designed with a 241.30 mm (9.5 inches) maximum length.
accommodates 241.30 mm (9.5 inches) maximum length cards, but a system that only accommodates 167.65 mm (6.6 inches) maximum length cards will not support this card.

Figure 6-1 and Figure 6-2 show the standard PCI Express card form factor without and with the I/O bracket, respectively.

![Figure 6-1: Standard Height PCI Express Add-in Card without the I/O Bracket](image-url)
The mounting holes illustrated in Figure 6-1 are required only on the right end of the full-length card (312.00 mm). Those holes are needed to install the optional PCI add-in card retainer, as illustrated in Figure 6-2.

The mounting holes and keep-out zones around them marked as note 3 in Figure 6-1 are required on those cards in which the I/O bracket is mounted to the card directly. The purpose of this keep-out is to ensure that the card cannot short out on the I/O bracket. On full-length cards, a keep-out of 5.08 mm is required to prevent card components from being damaged by the system’s card guides (refer to Figure 6-1).

All graphics cards are required to be retention ready as defined in Section 5.2. This retention ready requirement may also apply to x1, x4, x8, or x16 I/O cards at each OEM, or add-in card manufacturer’s discretion. See Section 5.2 for more information.

Special attention shall be given to graphics cards because of their potential high mass, driven by the high power allowed. This specification defines the additional feature and keepouts for x16 graphics cards for card retention shown in Figure 6-3.
The 3.0-mm keepout on the top of the card is to accommodate system or chassis level card retention solutions at each OEM’s discretion. To facilitate a chassis level retention solution, the height of the standard height graphics card is required to be fixed: 111.15 mm ±0.13 mm. Low profile graphics cards do not require the 3.00-mm keepout.

The “hockey stick” shaped feature and keepout defined on the bottom of the card is to allow retention mechanisms either mounted directly on the system board or integrated into the x16 connector. This feature and keepout are also required for the low profile graphics card.

All retention mechanisms that are intended for the x16 graphics cards must use the feature/keepout defined in Figure 6-3. But the specific retention mechanism design is system manufacturers’ choice. Reference retention mechanism designs are given in the PCI Express Graphics Card Thermal and Mechanical Design Guideline for Desktop Systems.
Figure 6-4 shows the standard PCI Express I/O bracket, which is the same as the PCI bracket. The mounting tabs of the bracket shown in Figure 6-4 are to be mounted onto the secondary side of the card, as illustrated in Figure 6-2. However, a user also has the option to have a bracket with the mounting tabs mounted onto the primary side of the card, as depicted in Figure 6-5.

![Figure 6-4: Standard Add-in Card I/O Bracket](image-url)
Figure 6-5: Bracket Design with the Mounting Tabs Mounted on the Primary Side of the Add-in Card

The PCI Express add-in card retainer is the same as the PCI card retainer, an optional feature used only with the full-length add-in cards at the maximum length of 312.00 mm (12.283 inches). Figure 6-6 shows the PCI Express add-in card retainer dimensions.
Figure 6-6: Add-in Card Retainer

The detailed add-in card edge finger dimensions are defined in Section 5.2, which describes the connector mating interface. The edge-finger portions of the PCI Express cards are required to have bevels or chamfers as defined in Figure 5-3.
Figure 6-7 and Figure 6-8 show, respectively, the low profile PCI Express add-in card form factor without and with the bracket, while Figure 6-9 shows the low profile add-in card I/O bracket. When mounting a low profile card into a full height PCI slot, the standard I/O bracket must be modified to add a stiffening flange. Figure 6-10 shows the modified full height I/O bracket for low profile cards.

**Figure 6-7: Low Profile PCI Express Add-in Card without the I/O Bracket**
Figure 6-8: Low Profile PCI Express Add-in Card with the I/O Bracket
Figure 6-9: Low Profile I/O Bracket
NOTES:
1. STIFFENING FLANGE IS REQUIRED WHEN MOUNTING A LOW PROFILE CARD TO A FULL HEIGHT BRACKET
2. STIFFENING FLANGE IS OPTIONAL WHEN MOUNTING A FULL HEIGHT CARD
3. THIS DIMENSION PROVIDES FOR CLEARANCE BETWEEN THE FLANGE AND COMPONENTS ON THE MOTHER BOARD.
4. THIS DRAWING SHOWS THE DIMENSIONS OF THE STIFFENING FLANGE ONLY. SEE FIGURE 6-4 FOR DIMENSIONS OF THE REMAINING FEATURES
5. TOLERANCE UNLESS OTHERWISE NOTED ±0.25 (±0.010)

Figure 6-10: Full Height I/O Bracket for Low Profile Cards
6.2. Connector and Add-in Card Locations

Figure 6-11 shows an example of a typical desktop system (microATX form factor). The add-in card slots are occupied by the PCI and AGP add-in card connectors.

Figure 6-11: Example of a PC System in microATX Form Factor

The PCI Express add-in cards will use the space allocated for those add-in card slots to take advantage of the existing chassis infrastructure. This requirement dictates that the PCI Express connectors must use the slots that coincide with the locations of the present PCI and AGP slots/connectors.

Figure 6-12 illustrates the introduction of a PCI Express connector in a microATX system, co-existing with the PCI connectors. In this case, the PCI Express connector is introduced by replacing the AGP connector.

Like the PCI add-in card, the components on a PCI Express add-in card face away from the CPU, or the core area.
Figure 6-12: Introduction of a PCI Express Connector in a microATX System

Over time, more PCI Express connectors will be used on the system board. Figure 6-13 shows a situation in which a basic bandwidth PCI Express connector replaces a PCI connector (x1) and a high bandwidth (x16) PCI Express connector replaces the AGP connector.
Figure 6-13: More PCI Express Connectors are Introduced on a microATX System Board

Figure 6-14 shows the PCI Express connector location, as well as the component height restriction zones. In this case, a x16 PCI Express connector replaces the AGP connector. When more PCI Express connectors are introduced, the height restriction zones will grow accordingly. This is depicted in Figure 6-15, where an additional x1 PCI Express connector is introduced along with the x16 connector. The 5.08 mm (0.200 inches) maximum and the 15.24 mm (0.600 inches) maximum height restriction zones are identical to the PCI requirements. But the additional, small height restriction zones of 6.35 mm (0.250 inches) max are unique to PCI Express.

There is a slight offset between PCI and PCI Express connector locations. The PCI Express connectors are located slightly further away from the rear of the chassis. The PCI Express add-in cards contain features (see Note 2 in Figure 6-1 and Figure 6-7) to prevent them from being mistakenly inserted into a PCI slot. Such features require the additional height restriction zones of 6.35 mm (0.250 inches) maximum.
The card retention clip may require additional height restrictions. Such restrictions depend on the retention clip design and location, which may vary from user to user. Thus, they are not specified here as a requirement. However, in the design guideline, a reference retention clip design and implementation is given, together with the keep-out and height restriction zones.

Figure 6-14: PCI Express Connector Location in a microATX System with One PCI Express Connector
Figure 6-15: PCI Express Connector Location in a microATX System with Two PCI Express Connectors
Figure 6-16 shows the card height with respect to the top surface of the system board when assembled into a connector.

![Diagram of card height](image)

| DIM "A" | STANDARD HEIGHT | 114.55 [4.510] MAX. |
| DIM "A" | LOW PROFILE | 72.30 [2.846] MAX. |

**Figure 6-16: Card Assembled in Connector**

### 6.3. Card Interoperability

PCI Express cards and connectors exist with a variety of Link widths. The interoperability of cards and connectors is summarized in Table 6-2.

![Table of Card Interoperability](image)

**Table 6-2: Card Interoperability**

<table>
<thead>
<tr>
<th>Connector Card</th>
<th>x1</th>
<th>x4</th>
<th>x8</th>
<th>x16</th>
</tr>
</thead>
<tbody>
<tr>
<td>x1</td>
<td>Required</td>
<td>Required</td>
<td>Required</td>
<td>Required</td>
</tr>
<tr>
<td>x4</td>
<td>No</td>
<td>Required</td>
<td>Required</td>
<td>Required</td>
</tr>
<tr>
<td>x8</td>
<td>No</td>
<td>No</td>
<td>Required</td>
<td>Required</td>
</tr>
<tr>
<td>x16</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>Required</td>
</tr>
</tbody>
</table>
Note that the connectors here refer to the receptacle connectors mounted on a system board, as defined in Chapter 5. The shaded area above the diagonal of Table 6-2 represents up-plugging, while the area below the diagonal represents down-plugging. The following points should be noted:

- **Down-plugging**, i.e., plugging a larger edge size card into a smaller connector, is not allowed and is physically prevented.

- **Up-plugging**, i.e., plugging a smaller edge size card into a larger connector, is supported.

- All PCI Express add-in cards must be able to negotiate and operate in all smaller Link widths from the full Link width down to x1. The x2 and x12 Link widths are optional.

- The upstream PCI Express components on a system board must be able to negotiate and operate in all smaller Link widths from the full Link width down to x1. The x2 and x12 Link widths are optional.
A. Insertion Loss Values (Voltage Transfer Function) (Informational Only)

The maximum loss values in dB (decibels) are specified for the system board and the add-in card. The insertion loss values are defined as the ratio of the voltage at the ASIC package pin (Transmitter/Receiver) and the voltage at the PCI Express connector interface, terminated by 100 Ω differential termination, realized as two 50 Ω resistances. These resistances are referenced to ground at the interface (see Figure A-1).

![Figure A-1: Example Interconnect Terminated at the Connector Interface](image)

All PCI Express differential trace pairs are required to be referenced to the ground plane. The loss values associated with any riser card interface and adjoining connector implementation must collectively meet the system board loss budget allocations and associated eye diagrams.
Table A-1: Allocation of Interconnect Path Insertion Loss Budget For 2.5 GT/s Signaling

<table>
<thead>
<tr>
<th>Loss Parameter</th>
<th>Loss Budget Value at 1.25 GHz (dB)</th>
<th>Loss Budget Value at 625 MHz (dB)</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>PCI Express Add-in Card</td>
<td>$L_{AR} &lt; 2.65$</td>
<td>$L_{AT} &lt; 3.84$</td>
<td>$L_{AR} &lt; 1.95$</td>
</tr>
<tr>
<td>System Board and Connector</td>
<td>$L_{ST} &lt; 9.30$</td>
<td>$L_{SR} &lt; 8.11$</td>
<td>$L_{ST} &lt; 6.00$</td>
</tr>
<tr>
<td>Guard Band</td>
<td>1.25</td>
<td>1.25</td>
<td>Note 1</td>
</tr>
<tr>
<td>Total Loss</td>
<td>$L_T &lt; 13.2$</td>
<td>$L_T &lt; 9.2$</td>
<td></td>
</tr>
</tbody>
</table>

Notes:
1. All values are referenced to 100 Ω, realized as two 50 Ω resistances. The loss budget values include all possible crosstalk impacts (near-end and far-end) and potential mismatch of the actual interconnect with respect to the 100 Ω reference load.

The PCI Express Base Specification, Revision 2.0 allows an interconnect loss of 13.2 dB for 1.25 GHz (non de-emphasized) signals and 9.2 dB for 625 MHz (de-emphasized) signals. From this, a total of 1.25 dB is held in reserve as guard band to allow for any additional attenuation that might occur when the add-in card and system board are actually mated.

The allocated loss budget values in the table directly correlate to the eye diagram voltages in Section 4.7. Tradeoffs in terms of attenuation, crosstalk, and mismatch can be made within the budget allocations specified.

As a guide for design and simulation, the following derivation of the budgets may be assumed for 1.25 GHz signals: 5.2 dB is subtracted from 13.2 dB to account for near-end crosstalk and impedance mismatches. Out of this, the 1.25 dB is reserved as guard band. The following loss allocations are then assumed per differential pair: $L_{AR} = 1.4$ dB; $L_{AT} = 1.8$ dB; $L_{SR} = 6.2$ dB; $L_{ST} = 6.6$ dB. These allocation assumptions must also include any effects of far-end crosstalk. 625 MHz values may be derived in a similar manner.
2. The add-in card budget does not include the add-in card edge finger or connector. However, it does include potential AC coupling capacitor attenuation on the Transmitter (TX) interconnect on add-in card. Note that the budget allocations generally allow for a maximum of 4-inch trace lengths for differential pairs having an approximate 5-mil trace width. No specific trace geometry, however, is explicitly defined in this specification. The subscripts of the symbol designators, T and R, represent the Transmitter and Receiver respectively.

3. The system board budget includes the PCI Express connector and assumes it is mated with the card edge finger. Refer to Section 5.3 for specifics on the standalone connector budget. The system board budget includes potential AC coupling capacitor attenuation on the Transmitter (TX) interconnect on the system board. The subscripts of the symbol designators, T and R, represent the Transmitter and Receiver respectively.

Note: The insertion loss budget distributions above are used to derive the eye diagram heights as described in Section 4.7. However, they are provided here only as a design guideline. Compliance measurements must actually be verified against the eye diagrams themselves as defined in Section 4.7.

The PCI Express Base Specification, Revision 2.0 provides design guidelines for channels designed to support 5 GT/s signaling.
Acknowledgements

The following persons were instrumental in the development of the PCI Express Card Electromechanical Specification:6

Richard Allirot
Bob Atkinson
Nathan Altland
Scot Baumgartner
Ed Boeckmann
Jason Bradley
Jim Brewer
James Bullington
Jun Cao
Raymond Chin
Michael Cheong
KengYin Chok
Dr. Jason Chou
Justin Coppin
Don Craven
Dave Davitian
Wil de Bont
Richard Chiu
Karl Dittus
Bassam Elkhoury
Robert Elliot
Ikue Enomoto
David Farmer
Don Faw
Dan Froelich
George Hayek
Dave Helster
Ted Holden
Bob Hrehor
Carl Jackson
Jim Koser
Mike Krause
Ajay Kwatra
Tom Lanzoni
Doron Lapidot
Cliff Lee
Mike Li
PT Lim
Yun Ling
Howard Locker
Alan MacDougall
Gold Mao
Bob Marshall
Steve Millard
Mike Miller
Dave Moss
Scott Noble
Juli Olenick
Ta-Wee Ong
Nima Osqueizadeh
John Pescatore
Curt Progl
Dr. David Quint
Eddie Reid
Martha Rupert
Rodrigo Samper
Bill Sauber
Rick Schuckle
Joe Sekel
Stefaan Sercu
Joanne E. Shipe
Dave Sidek
Jason Squire
Chuck Stancil
John Stuewe
Tom Sultzer
Toru Tamaki
Junich Tamigawa
Clay Terry
SY Theng
Ozgur Toorakli
Alok Tripathi
Andy Vasbinder
Gary Verdun
Andy Volk
Clint Walker
Chris Womack
Mike Woren
Yoshisha Yamamoto
Christian Yameogo
A. J. Yang
Dave Zenz

Via Technologies, Inc.
FCI
Tyco International, Ltd.
IBM Corporation
Dell Inc.
Intel Corporation
Tyco International, Ltd.
Molex Incorporated
ATI Technologies Inc.
Dell Inc.
Dell Inc.
Hewlett-Packard Company
Intel Corporation
FCI
IBM Corporation
Dell Inc.
Dell Inc.
Intel Corporation
Dell Computer Corporation
FCI
Tyco International, Ltd.
Tyco International, Ltd.
3Dlabs, Inc. Ltd.
Molex Incorporated
FCI
Intel Corporation
FCI
Dell Inc.
Intel Corporation
Intel Corporation
Hewlett-Packard Company
Tyco International, Ltd.
Tyco International, Ltd.
Molex Incorporated
Foxconn Electronics, Inc.
Dell Inc.

---

6 Company affiliation listed is at the time of specification contributions.