A Higher-Level Language for Hardware Synthesis

Richard Sharp and Alan Mycroft

Computer Laboratory, Cambridge University
New Museums Site, Pembroke Street, Cambridge CB2 3QG, UK
{rws26,am}@cl.cam.ac.uk

Abstract. We describe SAFL+: a call-by-value, parallel language in the style of ML which combines imperative, concurrent and functional programming. Synchronous channels allow communication between parallel threads and π-calculus style channel passing is provided. SAFL+ is designed for hardware description and synthesis; a silicon compiler, translating SAFL+ into RTL-Verilog, has been implemented. By parameterising functions over both data and channels the SAFL+ fun declaration becomes a powerful abstraction mechanism unifying a range of structuring techniques treated separately by existing HDLs. We show how SAFL+ is implemented at the circuit level and define the language formally by means of an operational semantics.

1 Introduction

In 1975 a single Integrated Circuit contained several hundred transistors; by 1980 the number had increased to several thousand. Today, designs fabricated with state-of-the-art VLSI technology often contain several million transistors.

The exponential increase in circuit complexity has forced engineers to adopt higher-level tools. Whereas in the 1970s transistor and gate-level design was the norm, during the 1980s Register Transfer Level (RTL) Hardware Description Languages (HDLs) started to achieve wide-spread acceptance. Using such languages, designers were able to express circuits as hierarchies of components (such as registers and multiplexers) connected with wires and buses. The advent of this methodology led to a dramatic increase in productivity since, for some classes of design, time consuming place-and-route details could now be automated.

More recently, high-level synthesis (sometimes referred to as behavioural synthesis) has started to have an impact on the hardware design industry. In the last few years commercial tools have appeared on the market enabling high-level, imperative languages (referred to as behavioural languages within the hardware community) to be compiled directly to hardware. Although these techniques undoubtedly offer increased levels of abstraction over RTL specification there is still room for even higher level HDLs, particularly when it comes to specifying interfaces between separate components (see Section 1.1). Since current trends predict that the exponential increase in transistor density will continue throughout the next decade, investigating higher-level tools for hardware description and synthesis will remain an important research area.
We present a language designed for hardware synthesis which, we argue, is higher level than existing behavioural synthesis packages. This paper builds on previous work in which we use SAFL [14] (Statically Allocated Functional Language) for circuit description. To reflect this we choose to call our new language SAFL+. Our optimising SAFL silicon compiler [16] has been extended to handle SAFL+ and the resulting system has been tested on a number of small designs. The contributions of this paper are:

- We extend SAFL with synchronous channels and assignment and argue that the resulting combination of functional, concurrent and imperative styles is a powerful framework in which to describe a wide range of hardware designs.
- Channel passing in the style of the \( \pi \)-calculus [12] is introduced. By parameterising functions over both data and channels the SAFL+ \( \mu \) declaration becomes a powerful abstraction mechanism unifying a range of structuring techniques treated separately by existing HDLs (Section 2.3).
- We show how SAFL+ is implemented at the circuit-level (Section 3) and define the language formally by means of an operational semantics (Section 4).

1.1 The Motivation for Higher-Level HDLs

Register Transfer Level HDLs (e.g. RTL Verilog) describe hardware as a set of blocks parameterised over input and output ports. Once defined, the blocks can be instantiated (possibly multiple times) and explicitly connected with wires and buses. Although behavioural languages provide higher-level primitives for describing block internals, the block remains the primary abstraction mechanism used to structure large designs. For example, at the top level, a Behavioural Verilog program still consists of module declarations and instantiations albeit that the modules themselves contain higher-level constructs such as assignment, sequencing and while-loops.

Experience has shown that the notion of block is a useful syntactic abstraction, encouraging structure by supporting a “define-once, use-many” methodology. However, as a semantic abstraction it buys one very little: in particular:
(i) any part of a block’s internals can be exported to its external interface; and
(ii) inter-block synchronisation mechanisms must be coded explicitly on an ad hoc basis.

Point (i) has the undesirable effect of making it difficult to reason about the global (inter-module) effects of local (intra-module) transformations. For example applying small changes to the local structure of a block (e.g. delaying a value’s computation by one cycle) may have dramatic effects on the global behaviour of the program as a whole. We believe point (ii) to be particularly serious. Firstly, it leads to low-level implementation details scattered throughout a program—e.g. the definition of explicit control signals used to sequence operations in separate modules, or (arguably even worse) reliance on unwritten inter-module timing assumptions. Secondly, it inhibits compiler analysis: since inter-block synchronisation mechanisms are coded on an ad hoc basis it is very difficult for the compiler to infer a system-wide ordering on events. Based on
these observations, we argue that structural blocks are not a high-level abstraction mechanism.

Through our previous work on SAFL we demonstrated that these problems can be alleviated by structuring code as a series of function definitions. The properties of functions make it easier to reason about the effects of local transformations. As a result we are able to make extensive use of source-to-source program transformation to assist with architectural exploration [15,14]. The “invoke and wait for result” interface provided by functions removes the burden of explicitly specifying ad hoc inter-module synchronisation mechanisms. Furthermore our compiler is able to automatically infer a system-wide partial-ordering on events thus increasing the scope for global analysis and optimisation. For example consider the SAFL expression \( f(g(3), h(5)) \). From this (and the call-by-value property of SAFL) we can infer that \( g \) and \( h \) will be invoked in parallel, after which \( f \) will be invoked. Our SAFL compiler exploits a number of analyses and optimisations based on these event orderings (e.g. Soft Scheduling [17] and Data Validity Analysis [16]).

However, although SAFL is well-suited to describing certain types of hardware design, the facility for I/O is lacking. In addition we sometimes find the “call and wait for result” interface to be a little too restrictive. By extending SAFL with channel-communication, channel passing and assignment we intend SAFL+ to be a truly general purpose hardware description language. In Section 2.3 we show that SAFL+ supports a programming style which relaxes many of SAFL’s restrictions without sacrificing analysability.

**Related Work** Many parallels can be drawn between SAFL+ and the HardwareC [8] language since both provide synchronous channels and allow function definitions to be treated as shared resources. The major differences are: (i) whereas HardwareC offers purely imperative features, SAFL+ also supports a functional style (we find SAFL+’s `let`-construct for declaring immutable bindings to be particularly useful for describing data-dominated hardware); (ii) the expressivity of SAFL+ is greater due to our less restrictive scheduling policy [17]; and (iii) HardwareC provides a `block` primitive for structural-level declarations. In contrast SAFL+ only allows function declarations.

An interesting observation is that, as a direct result of SAFL+’s channel passing facility, all four of HardwareC’s structuring primitives (`block`, `process`, `procedure` and `function`) can be seen as special cases of SAFL+ `fun` declarations (see Section 2.3). Since SAFL+ only requires a single structuring primitive it yields a simpler semantics.

Hoe and Arvind [5] describe TRAC: a hardware synthesis system which generates synchronous hardware from a high-level specification expressed as a term-rewriting system. Broadly speaking, terms correspond to states and rules correspond to combinatorial logic which calculates the next state of the system. Restrictions imposed on the structure of rewrite rules facilitate the static allocation of storage. This closely corresponds to the tail-recursion restriction imposed on SAFL+ programs to achieve static allocation [14].
Previous work on compiling declarative specifications to hardware has centered on how functional languages can be used as tools to aid the structural description of circuits—e.g. muFP [18], Lava [3] and the DDD algebra [7]. Functional programming techniques (such as higher order functions) are used to express concisely the regular, repetitive structures that often appear in hardware circuits. In this framework, different interpretations of primitive functions correspond to various operations (e.g. behavioural simulation and netlist generation). Our work differs from this in that we adopt a behavioural approach abstracting circuit-level details as far as possible. For example, when expressing a design in Lava, a programmer must explicitly ensure that design-level constraints (e.g. gate fan-out limits) are satisfied. In contrast we consider this to be a low-level detail: ensuring a circuit conforms to low-level design-rules is the job of our SAFL+ compiler. We take SAFL+ constructs (rather than gates) as primitive. Although this restricts the class of circuits we can describe to those which satisfy certain high-level properties, it increases the scope for high-level analysis and optimisation.

A number of languages have been developed which provide structural abstractions similar to those available in the Lava/muFP/DDD framework. For example HML [9] is one such language based on Standard ML [13]; Jazz [1] combines a polymorphic type-system with object oriented features; Hawk [11], like Lava, is embedded in Haskell, but focuses on simulation rather than synthesis.

2 SAFL+ Language Description

In this section we present the syntax of SAFL+ and informally describe its semantics. The language semantics are defined formally in Section 4.

SAFL+ is a concurrent, first-order, call-by-value language which, in the style of ML [13], supports a combination of functional and imperative programming. Function call arguments and let-definitions are evaluated in parallel: synchronous channels allow parallel threads to communicate with each other.

Function declarations take the form:

\[
\text{fun } f(x_1, \ldots, x_k) [c_1, \ldots, c_j] = e \quad (\text{where } k, j \geq 0)
\]

We make a syntactic distinction between arguments used to pass data, \(x_1, \ldots, x_k\), and arguments used to pass channels \(c_1, \ldots, c_j\). Iteration is provided in the form of self-tail-recursive calls. As with SAFL, general recursion is forbidden to permit static allocation of storage [14]. Programs have a distinguished function, \texttt{main}, which represents an external world interface—at the hardware level it accepts values on an input port and may later produce a value on an output port. (In the current version of the language, \texttt{main} does not have channel parameters).

In the following all ranges over primitive functions (such as +, * etc.), \(f\) ranges over user-defined functions and \(l\) ranges over record field labels. We use \(r\) for array variables, \(c\) for channel variables, \(x\) for other variables, and \(i\) for integer constants. A vector of parameters, \(x_1, \ldots, x_k\), is sometimes abbreviated to \(\vec{x}\).

The abstract syntax of SAFL+ programs, \(p\), is presented in Fig. 1. The static
$$e \leftarrow x \mid i \mid ()$$

(Variable, Integer constant, Unit constant)

$$\{t_1 = e_1, \ldots, t_k = e_k\} \mid e.I$$

(Record creation/selection)

$$r[e] \mid r[e] := e$$

(Array read/write)

$$c? \mid c! e$$

(Channel read/write)

$$a(e_1, \ldots, e_k)$$

(Call to primitive function)

$$f(e_1, \ldots, e_k)[c_1, \ldots, c_j]$$

(Call to user-defined function)

$$\text{if } e_1 \text{ then } e_2 \text{ else } e_3$$

(Conditional)

$$\text{let } \bar{x} = e' \text{ in } e_0$$

(Parallel let)

$$\text{static } p \text{ in } e$$

(Local declarations)

$$e \parallel e' \mid e; e$$

(Parallel/sequential composition)

$$d \leftarrow \text{fun } f(x_1, \ldots, x_n)[e_1, \ldots, e_n] = e$$

(Function declaration)

$$\text{channel } e$$

(Channel declaration)

$$\text{channel external } c$$

(I/O Channel declaration)

$$\text{array } [i] r$$

(Array declaration)

$$p \leftarrow d \mid d p$$

Fig. 1. The abstract syntax of SAFL+ programs, p

construct, used to introduce local definitions, is provided purely for syntactic convenience. It is borrowed from the C language as a way of providing top-level definitions which are only accessible locally. It is not to be confused with the kind of dynamic channel-creation present in the π-calculus.

Our existing compiler provides a number of simple syntactic sugarings: the declaration \texttt{array [1] r} can be written \texttt{reg r}—when accessing such arrays one writes \texttt{r} instead of \texttt{r[0]}; functions without channel parameters can omit their square brackets completely (both in definition and calls); and \texttt{case}-statements are translated into nested conditionals in the usual way.

### 2.1 Resource Awareness

Our approach is to model hardware as a fixed set of communicating and (possibly) shared resources. As can be seen from Fig. 1, a program consists of a series of resource declarations. There are three different types of resource, each of which addresses a key element of hardware design:

<table>
<thead>
<tr>
<th>Resource type</th>
<th>Purpose</th>
<th>Hardware Representation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Function</td>
<td>Computation</td>
<td>General Purpose Logic</td>
</tr>
<tr>
<td>Channel</td>
<td>Communication</td>
<td>Buses, Wires and Control Logic</td>
</tr>
<tr>
<td>Array</td>
<td>Storage</td>
<td>Memories or Registers</td>
</tr>
</tbody>
</table>

We say that SAFL+ is resource-aware since each declaration, d, (be it a function, channel or array declaration) corresponds to a single hardware block, \(H_d\). Multiple references to \(d\) at the source-level (e.g. multiple calls to a function
or multiple assignments to an array) correspond to the sharing of $H_d$ at the circuit-level.

A call, $f(\mathcal{I})[\mathcal{E}]$, corresponds to: (i) acquiring mutually exclusive access to resource, $H_f$; (ii) passing data $\mathcal{I}$ and channel-parameters $\mathcal{E}$ into $H_f$; (iii) waiting for $H_f$ to terminate; and (iv) latching⁴ the result from $H_f$’s shared output.

For a concrete example of SAFL+, Fig. 3 describes a lock shared between functions $f_1$ and $f_2$. Synthesising this example leads to three resources: $H_{f1}$, $H_{f2}$ and $H_{lock}$ with $H_{lock}$ shared between resources $H_{f1}$ and $H_{f2}$.

Sharing issues, such as ensuring mutually exclusive access to resources, are dealt with automatically by our compiler. In [15] we describe how arbiters are generated to protect shared resources from concurrent accesses. A global analysis is presented which allows redundant arbiters to be optimised away.

Resource-awareness means that, although a SAFL+ compiler is free to optimise the internals of fun definitions, it must respect the circuit structure specified by the programmer (i.e. one declaration = one hardware-level resource). We apply source-to-source program transformation as a pre-compilation phase to express resource sharing/duplication and other area-time tradeoffs [14]. Although such transformations are applied manually at the moment, tools to assist with the transformation process and automatically explore the design space are currently being developed.

### 2.2 Channels and Channel Passing

SAFL+ provides synchronous channels to allow parallel threads to synchronize and transfer information. Channels can be used to transfer data locally within a function, or globally, between concurrently executing functions.

Our channels generalise Occam [6] and Handel-C [4] channels in a number of ways: SAFL+ channels can have any number of readers and writers, are bidirectional and can connect any number of parallel processes. As in the π-calculus, if there are multiple readers and multiple writers all wanting to communicate on the same channel then a single reader and a single writer are chosen nondeterministically.

At the hardware level a channel is implemented as a many-to-many communications bus supporting the atomic transfer of single values between readers and writers (see Section 3). No language-support is provided for bus-transactions (e.g. lock the bus for 20 cycles and write the following sequence of data values onto it). In Section 2.3 a SAFL+ code fragment is presented which shows how such transactions can be implemented by using explicit locking.

Channels declared as external are used for I/O: writing to an external channel corresponds to an output action; reading an external channel corresponds to reading an input. There is no synchronisation on external channels although writes are guaranteed to occur under mutual exclusion. For example, for an external channel $c$, the only two possible output sequences occurring as a result of evaluating expression $(c!2 | | c!3)$ are $(2,3)$ or $(3,2)$ (See Section 4).

---

⁴ A data-flow analysis is used to optimise these latches away under certain circumstances [16].
The code in Fig. 2 illustrates channel-passing in SAFL+ by defining two resources parameterised over channel parameters: Accumulate reads integers from a channel, returning their total when a 0 is read; and GenNumbers writes a decreasing stream of integers to a channel, terminating when 0 is reached. The function, sum(x) calculates the sum of the first x integers by composing the two resources in parallel and linking them with a common channel, connect. (Note that the parallel composition operator, ||, waits for both its components to terminate before returning the value of the rightmost one.)

```plaintext
fun Accumulate(state) [c] =  
  let val read_value = c?  
  in if read_value=0 then state  
     else Accumulate(state+read_value) end

fun GenNumbers(state) [c] =  
  c!state; if c=0 then () else GenNumbers(state-1)

fun sum(x) =  
  static channel connect  
  in GenNumbers(x) [connect] || Accumulate(x)[connect]  
  end
```

Fig. 2. Example showing SAFL+ channel-passing

Channel parameters are not passed on recursive calls. Once a function resource, \( f \), has been acquired by means of an external (i.e. non-recursive) call, \( f(x)[c] \), \( f \)'s channel parameters remain bound to \( c \) until \( f \) terminates. See the operational semantics presented in Section 4 for a more precise description.

### 2.3 The Motivation for Channel Passing

By parameterising functions over both data and channel parameters, the SAFL+ fun definition becomes a powerful abstraction mechanism, encapsulating a wide range of structuring primitives treated separately in existing HDLs:

- Pure functions can be expressed by omitting channel parameters:
  ```plaintext
  fun f(x,y) = ...
  ```

- Structural-level blocks (cf. Verilog’s module construct) can be expressed as non-terminating fun declarations parameterised over channels:
  ```plaintext
  fun module() [in1,in2,out] = ...; module()
  ```

- HardwareC process declarations can be expressed as non-terminating fun definitions (possibly without channel or data parameters):
  ```plaintext
  fun process() = ...; process()
  ```

- HardwareC procedures can be expressed as fun declarations that return a unit result:
  ```plaintext
  fun procedure(x,y) = ...; ()
  ```
As well as unifying a number of common abstraction primitives, SAFL+ also supports a style of programming not exploited by existing HDLs. Recall the definition of Accumulate in Section 2.2. The Accumulate function can be seen as a hybrid between a structural-level block (since it is parameterised over a port, c) and a function (since it terminates, returning a result). More generally, by passing in locally defined channels, a caller, \( f \), is able to synchronise and communicate with its callee, \( g \), during \( g \)'s execution. For example, consider the SAFL+ code in Fig. 3 which declares a lock shared between functions \( f_1 \) and \( f_2 \) to implement mutual exclusion from the critical regions. The lock function is parameterised over two channels: \texttt{acquired} is signalled as soon as \texttt{lock} starts executing, indicating to the caller that the lock has been acquired; \texttt{release} is used by the caller to signal that it has finished with the lock (at which point \texttt{lock} terminates). Recall that resource-awareness means that \texttt{lock} represents a single resource shared by functions \( f_1 \) and \( f_2 \): the compiler ensures that only one caller can acquire it at a time. By passing in locally defined channels, functions \( f_1 \) and \( f_2 \) are able to communicate with \texttt{lock} during its execution.

3 Translating SAFL+ to Hardware

In [16] we describe in detail how we translate the functional subset of SAFL+ into synchronous hardware. The basic principle involves translating each function definition into a single hardware block consisting of logic to serialise concurrent accesses and registers to latch arguments. Tail-recursive calls\(^7\) are translated into feedback loops at the circuit level.

Here we extend this by showing how the non-functional features (i.e. channels and arrays) can be integrated into our existing framework. As in [16] we adopt the graphical convention that thick lines represent data-wires and thin lines represent control signals.

A channel is translated into a shared bus surrounded with the necessary control logic to arbitrate between waiting readers and writers. Fig. 4 shows

\begin{verbatim}
fun lock()[acquired, release] = acquired(!()); release?

fun f1() = static channel go    channel done
  in (lock()[go,done] ||
      (go?; (* f1's critical region *) done!) ) end

fun f2() = static channel go    channel done
  in (lock()[go,done] ||
      (go?; (* f2's critical region *) done!) ) end

Fig. 3. Mutual exclusion implemented by lock

\end{verbatim}
channel control circuitry in a case where there are two readers and three writers. Since we are primarily targeting FPGAs we choose to multiplex data onto the bus rather than using tri-state buffers. To perform a read operation the reader signals its read-request and blocks until the corresponding read-acknowledge is signalled. We extend the convention of our previous compiler [16] that the read-acknowledge line remains high for one cycle during which time the reader samples the data from the channel. To perform a write operation the writer places the data to be written onto a channel’s data-input and signals the corresponding write-request line; the writer blocks until the corresponding write-acknowledge is signalled. Our current compiler synthesises static fixed-priority arbiters to resolve multiple simultaneous read requests or multiple simultaneous write requests. However, since the SAFL+ semantics do not specify an arbitration policy, future compilers are free to exploit other selection mechanisms.

Our SAFL+ compiler performs a static flow-analysis to determine which actual channels (those bound directly by the channel construct) a given formal-channel-parameter may range over. This information enables the compiler to statically connect each channel operation (read or write) to every possible actual channel that it may need to access dynamically. At the circuit level channel values are represented as small integers which are passed as additional parameters on a function call.
Fig. 5. (i) A Read node connected to 3 channels; (ii) A Write node connected to 2 channels. Each of the boxes labelled 'Chan' is a channel (as in Fig. 4). Although each such channel may well have other readers/writers these are not shown in the figure. The data-wires labelled 'CB' are the channel busses, those labelled 'DI' are channels' data-inputs (multiplexed onto the channel busses—see Fig. 4). 'ChSel' is the channel-select-input. Note that (although not shown in this figure) channel busses may be shared among many readers. The dotted line represents the boundary between the resource performing the channel operation and the channels themselves.

Our intermediate code [16] is augmented with Read and Write nodes representing channel operations. In cases where our flow-analysis detects that a channel operation may refer to a number of possible actual channels, multiplexers and demultiplexers are used to dynamically route to the appropriate channel. Read nodes have a control-input (used to signal the start of the operation), a control-output (used to signal the completion of the operation), a channel-select-input (used to select which actual channel to read from) and a data-output (the result of the read operation). Similarly Write nodes have a control-input, a control-output, a channel-select-input and a data-output. Fig. 5 shows Read and Write nodes connected to multiple channels.

We extend the translation of fun declarations described in [16] to include extra registers to latch channel-parameters. At the circuit-level channel-parameters are fed into the select lines of the multiplexers and demultiplexers seen in Fig. 5. In this example 'ChSel' would be read directly from the registers storing the enclosing function's channel-parameters.

Arrays are represented as RAMs wrapped up in the necessary logic to arbitrate between multiple concurrent accesses. Our compiler translates array declarations, array [i] r, into SAFL+ function definitions with signature:

\[
\text{fun } r \text{ (addr:int, data:int, wr_select:bit) : int}
\]

Calling r always returns the value stored at memory location addr. If \( \text{wr} \text{select} \) is 1 then location addr is updated to contain data. Hence array assignments,
$r[e] := e_2$, are translated into function calls of the form $r(e_1, e_2, 1)$ and array accesses, $r[e]$, are translated into calls of the form $r(e, 0, 0)$. Treating arrays as SAFL+ functions in this way allows us to use the compiler's existing machinery to synthesise the necessary logic to serialise concurrent accesses to the array and latch address lines. The compiler automatically generates the body of $r$, which consists solely of RAM.

4 Operational Semantics for SAFL+

In this section we define the meaning of the SAFL+ language formally through an operational semantics. Although, at first sight, the semantics may seem theoretical and far-removed from hardware-implementation we argue that this is not the case. It is worth pointing out that many of the symbols in Fig. 9 have a direct correspondence to circuit-level components. For example, channel resources, $(v)_c$ (see below), represent channel controller circuits (as shown in Fig. 4) and the (Call) rule (see Fig. 9) corresponds directly to transferring data into the callee's argument registers (circuits corresponding to this are presented in [16]).

A SAFL+ program consists of a series of function definitions of the form:

$\text{fun } f \ (x_1, \ldots, x_k) \ [c_1, \ldots, c_j] = b_f$

We write $b_f$ for the body of function, $f$, $x_1, \ldots, x_k$ for formal parameters and $c_1, \ldots, c_j$ for channel parameters. For the sake of brevity, we define $\vec{x}$ to mean $x_1, \ldots, x_k$ and, similarly, $\vec{c}$ to mean $c_1, \ldots, c_j$.

Due to the static nature of SAFL+, we can simplify matters by assuming that: (i) SAFL+ programs have been $\alpha$-converted to make all variable names distinct; and (ii) scope-flattening has been performed, bringing local declarations to the top level and eliminating static statements. (Note that bringing a locally defined function to the top level may require extra arguments to be added to the function in order to pass in values for its free variables.)

We give the semantics by describing how one program state, $P$, evolves into another, say $Q$, by means of a transition: $P \xrightarrow{\alpha} Q$, where $\alpha$ represents an optional I/O action taking one of the following forms:

- $\vec{c}(v)$ Output $v$ on external channel $c$
- $c(v)$ Read a value $v$ from external channel $c$
- $go(\vec{C})$ Pass parameters $\vec{C}$ into the main function
- $done(v)$ Read result $v$ from the main function

Note that we use a bold-face $c$ to range over external channels (in contrast to $c$, which ranges over non-external channels).

A program state consists of a parallel composition of function resources, channel resources and array resources (see Fig. 6). Our presentation borrows notation and ideas from Marlow et al [10].

Each non-external channel declaration, channel $c$, corresponds to a channel resource. When an empty channel resource (written $\langle \rangle_c$) reacts with a waiting
writer a value, \( v \), is transferred and \( c \) becomes full (written \( \langle v \rangle_c \)). On reacting with a waiting reader, the value is consumed and the \( c \) enters an acknowledge state (written \( \langle \text{Ack} \rangle_c \)). The Ack interacts with the writer, notifying it that communication has taken place and returning \( c \) to the empty state, \( \langle \rangle_c \). The explicit use of Ack models the synchronous nature of SAFL+ channels ensuring that a writer is blocked until its data has been consumed by a reader.

Array resources, \( [S_i]_r \), correspond to array declarations, \texttt{array} \[1\] \( r \). The contents of the array, \( S_i \), is a function mapping indexes \( 0 \ldots (i - 1) \) onto values. We write \( S_i(j \mapsto v) \) to denote the function which is as \( S_i \) but maps index \( j \) onto value \( v \). Accessing elements outside the bounds of an array leads to undefined behaviour. To reflect this we define \( S_i(j) \) to be an undefined value if \( j \geq i \). Furthermore if \( j \geq i \) then \( S_i(j \mapsto v) \) represents an undefined state mapping indexes \( 0 \ldots (i - 1) \) onto undefined values.

Each SAFL+ function declaration, \texttt{fun} \( f \ (x) \ [c'] = b_f \), is represented by a function resource. At any given time a function resource may be \texttt{busy} (performing a computation) or \texttt{available} (waiting to perform a computation). An available function resource, \( f \), is written \( Q_f \), signifying that \( f \) is not in use; a busy function resource takes the form \( ([c]_f \) signifying that \( f \) is currently in evaluation state \( c \). The syntax of evaluation states (see Fig. 6) is essentially the same as the syntax of SAFL+ expressions augmented with the \( W_g \) construct which represents waiting for a result from function resource \( g \). To save space, conditional expressions, if \( e_1 \) then \( e_2 \) else \( e_3 \), are shortened to \( e_1 \triangleright e_2 : e_3 \).

As with the Chemical Abstract Machine [2] program states can be viewed as a "solution" of reacting resources. We formalise this notion in the standard way by defining structural congruence, \( \equiv \), to be the least congruence which satisfies the (\textit{Comm}) and (\textit{Assoc}) equations of Fig. 7. Rule (\textit{Par}) allows transitions within parallel compositions and (\textit{Equiv}) makes it possible to use the structural congruence relation to bring different parts of the program state together.

SAFL+ is an implicitly parallel language—an expression may contain a number of sub-expressions which can be evaluated concurrently. To formalise this notion we use a \textit{context}, \( E \), to highlight the parts of an evaluation state which can be evaluated concurrently (see Fig. 8). Intuitively a context is an evaluation state \( E[\cdot] \) with a hole \( [\cdot] \) into which we can insert an evaluation state, \( e \), to derive a new evaluation state \( E[e] \).

A useful mental model is to consider a frontier of evaluation which is defined by \( E \) and advanced by applying the transition rules (see Section 4.1 and Fig. 9).

### 4.1 Transition Rules

For clarity, we present the transition rules for SAFL+ in two parts: Fig. 9(a) gives the rules for SAFL+ without channel passing. Section 4.2 explains how the rules are modified to handle channel passing in Fig. 9(b).

Substitution of values, \( v_1 \ldots v_n \), for variables, \( x_1 \ldots x_n \) in an evaluation state, \( e \), is written, \( \{v_1/x_1, \ldots, v_n/x_n\}e \), and for convenience abbreviated to \( \{\sigma/\overline{z}\}e \).
$P \leftarrow \{e\}^f$  \hspace{1cm} \text{(busy function)}

| $O_f$ | \hspace{1cm} \text{(available function)}
| $\{\}$ | \hspace{1cm} \text{(empty channel)}
| \{v\}_v | \hspace{1cm} \text{(full channel, holding value $v$)}
| $\langle \text{Ack} \rangle_e$ | \hspace{1cm} \text{(channel in acknowledge state)}
| $P \parallel P$ | \hspace{1cm} \text{(parallel composition)}

e \leftarrow v  \hspace{1cm} \text{(value)}

| $W_g$ | \hspace{1cm} \text{(awaiting result from $g$)}
| $\{b_l = e, \ldots, b_h = e\}$ | \hspace{1cm} \text{(as in Fig. 1)}
| $x \mid f(e, \ldots, e)[c_1, \ldots, c_n] \mid a(e, \ldots, e)$ | \hspace{1cm} \text{(as in Fig. 1)}
| $\text{let } (x_1, \ldots, x_h) = (e, \ldots, e) \text{ in } e$ | \hspace{1cm} \text{(as in Fig. 1)}
| $e ; e ; e \mid c ! e \mid c ? \mid e \parallel e$ | \hspace{1cm} \text{(as in Fig. 1)}
| $e ; e \mid x[e] := e \mid x[e]$ | \hspace{1cm} \text{(as in Fig. 1)}

$v \leftarrow i  \hspace{1cm} \text{(integer, $i \in \mathbb{N}$)}$

| () | \hspace{1cm} \text{(unit)}

**Fig. 6.** The Syntax of Program States, $P$, Evaluation States, $e$, and values, $v$

$$
\begin{align*}
P \parallel Q & \equiv Q \parallel P \quad \text{(Comm)} \\
(P \parallel Q) \parallel R & \equiv P \parallel (Q \parallel R) \quad \text{(Assoc)} \\
\frac{P \xrightarrow{\text{Par}} Q}{P \parallel R \xrightarrow{\text{Par}} Q \parallel R} \\
\frac{P \equiv P'}{P \xrightarrow{\text{Par}} Q} \\
\frac{P' \xrightarrow{\text{Par}} Q'}{P \xrightarrow{\text{Par}} Q} \quad \text{(Equiv)}
\end{align*}
$$

**Fig. 7.** Structural congruence and structural transitions

$E \leftarrow [:]

| f(E, e_2, \ldots, e_k) | \ldots | f(e_1, \ldots, e_{k-1}, E)$
| $a(E, e_2, \ldots, e_k) | \ldots | a(e_1, \ldots, e_{k-1}, E)$
| $\{n_1 = E, n_2 = e_2, \ldots, n_k = e_k\}$ | \ldots
| $\{n_1 = e_1, \ldots, n_{k-1} = e_{k-1}, n_k = E\}$
| $\text{let } (x_1, \ldots, x_h) = (e_1, \ldots, e_k) \text{ in } e$ | \ldots
| $\text{let } (x_1, \ldots, x_h) = (e_1, \ldots, e_{k-1}, E) \text{ in } e$
| $r[E] \mid r[E] := e \mid r[e] := E \mid E.l$
| $E ; e ; E \parallel e \mid e \parallel E \mid c ! E$

**Fig. 8.** A context, $E$, defining which sub-expressions may be evaluated in parallel
The rules in Fig. 9 are divided into six categories:

- (Call) and (Return) deal with interaction between functional resources.
- (Ch-Write), (Ch-Read) and (Ch-Ack) model communication over channels.
- (Input) and (Output) deal with I/O through external channels.
- (Ar-Write) and (Ar-Read) handle access to array resources.
- (Start) and (End) correspond to external call/return of main().
- The remainder of the rules represent local computation within a function.

Note that the left hand side of the (Tail-Rec) rule is not enclosed in a context. This reflects the fact that tail recursive calls cannot occur in parallel with any other expressions; hence a context is unnecessary.

4.2 Semantics for Channel Passing

To deal with channel passing, function resources need to store the channel parameters passed from an external call. We use the notation \([e]_f^c\) to represent a function resource which has been called with actual channel parameters, \(\hat{c}\). For convenience we sometimes omit the channel parameters from a rule, defining \([e_1]_f \rightarrow [e_2]_g^c\) to mean \([e_1]_f^c \rightarrow [e_2]_g^c\).

The (Call), (Ret) and (Tail-Rec) rules are modified for channel passing as shown in Fig. 9(b).

5 Conclusions and Further Work

This paper has introduced and formally defined the SAFL+ language, motivating its use for hardware description and synthesis. We argue that the major advantages of SAFL+ over most existing high-level synthesis languages are:

- The combination of resource-awareness and channel-passing makes SAFL+ fun declarations a very powerful abstraction mechanism. Both structural blocks and functions can be seen as special cases of fun declarations.
- By structuring programs as a series of function definitions (as opposed to a collection of structural blocks), SAFL+ supports a wide range of analyses and transformations which are not applicable to conventional HDLs.
- SAFL+ has a formally defined semantics.

The project is in its early stages. Although we have implemented a silicon compiler for SAFL+ and tested it on small examples, we have yet to use the system to build a large system-on-a-chip design. This is very high-priority for our future work. Using SAFL+ to construct a large hardware design will test both the expressivity of the language and the efficiency of our compiler.

The translation of SAFL+ to hardware given in this paper (Section 3) outlines one of many possible implementation techniques. In future we plan to investigate the translation of SAFL+ to globally-asynchronous-locally-synchronous (GALS) hardware. This involves mapping function-resources into separate clock domains and extending our compiler to automatically instantiate the necessary inter-clock-domain interfaces.
(a) Rules for SAFL+ without channel passing:

\[
\begin{align*}
\Phi\left[\left\{ v_1, \ldots, v_k \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\}\right]_{\phi} & \text{if } f \neq g & \text{(Call)} \\
\Phi\left[\left\{ v \right\}\right]_{\phi} & \rightarrow 0_{\phi} & \text{if } \Phi\left[\left\{ v \right\}\right]_{\phi} & \text{(Return)} \\
\Phi\left[\left\{ v \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\}\right]_{\phi} & \text{(Ch-Write)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\}\right]_{\phi} & \text{(Ch-Read)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{(Ch-Ack)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{(Output)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{(Input)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{(Ar-Write)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{(Ar-Read)} \\
\end{align*}
\]

\[
\begin{align*}
\Phi_{\text{main}} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{if } \Phi_{\text{main}} \neq 0_{\phi} & \text{(Start)} \\
\Phi_{\text{main}} & \rightarrow \Phi_{\text{main}} & \text{(End)} \\
\Phi\left[\left\{ \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\}\right]_{\phi} & \text{where } v = a(v_1, \ldots, v_k) & \text{(PrimOp)} \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\}\right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\}\right]_{\phi} & \text{(RecSelect)} \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid e \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid e \right]_{\phi} & \text{(CFalse)} \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid e \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid e \right]_{\phi} & \text{(CTrue)} \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid e \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid e \right]_{\phi} & \text{(Let)} \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid e \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid e \right]_{\phi} & \text{(Seq)} \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid e \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid e \right]_{\phi} & \text{(Par)} \\
\Phi\left[\left\{ \right\\} \mid e \right]_{\phi} & \rightarrow \Phi\left[\left\{ \right\\} \mid e \right]_{\phi} & \text{(Tail-Rec)} \\
\end{align*}
\]

(b) Modifications for Channel Passing:

\[
\begin{align*}
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid d_1, \ldots, d_j \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid d \right]_{\phi} & \text{if } d \neq g & \text{(Call)} \\
\Phi\left[\left\{ v \right\\} \mid d \right]_{\phi} & \rightarrow 0_{\phi} & \text{if } \Phi\left[\left\{ v \right\\} \mid d \right]_{\phi} & \text{(Red) } \\
\Phi\left[\left\{ v_1, \ldots, v_k \right\\} \mid d \right]_{\phi} & \rightarrow \Phi\left[\left\{ v \right\\} \mid d \right]_{\phi} & \text{if } d \neq g & \text{(Tail-Rec)} \\
\end{align*}
\]

Fig.9. Transition Rules for SAFL+
Acknowledgement

This work was supported by (UK) EPSRC grant GR/N64256 “A Resource-Aware Functional Language for Hardware Synthesis”; the first author was also sponsored by AT&T Research Laboratories Cambridge.

References